# REGULATING PULSE WIDTH MODULATORS - 8 TO 35 V OPERATION - 5.1 V REFERENCE TRIMMED TO ± 1 % - 100 Hz TO 500 KHz OSCILLATOR RANGE - SEPARATE OSCILLATOR SYNC TERMINAL - ADJUSTABLE DEADTIME CONTROL - INTERNAL SOFT-START - PULSE-BY-PULSE SHUTDOWN - INPUT UNDERVOLTAGE LOCKOUT WITH HYSTERESIS - LATCHING PWM TO PREVENT MULTIPLE PULSES - DUAL SOURCE/SINK OUTPUT DRIVERS ### **DESCRIPTION** The SG3525A series of pulse width modulator integrated circuits are designed to offer improved performance and lowered external parts count when used in designing all types of switching power supplies. The on-chip + 5.1 V reference is trimmed to $\pm$ 1 % and the input common-mode range of the error amplifier includes the reference voltage eliminating external resistors. A sync input to the oscillator allows multiple units to be slaved or a single unit to be synchronized to an external system clock. A single resistor between the C<sub>T</sub> and the discharge terminals provide a wide range of dead time ad- justment. These devices also feature built-in soft-start circuitry with only an external timing capacitor required. A shutdown terminal controls both the soft-start circuity and the output stages, providing instantaneous turn off through the PWM latch with pulsed shutdown, as well as soft-start recycle with longer shutdown commands. These functions are also controlled by an undervoltage lockout which keeps the outputs off and the soft-start capacitor discharged for sub-normal input voltages. This lockout circuitry includes approximately 500 mV of hysteresis for jitterfree operation. Another feature of these PWM circuits is a latch following the comparator. Once a PWM pulses has been terminated for any reason, the outputs will remain off for the duration of the period. The latch is reset with each clock pulse. The output stages are totem-pole designs capable of sourcing or sinking in excess of 200 mA. The SG3525A output stage features NOR logic, giving a LOW output for an OFF state. ### PIN CONNECTIONS AND ORDERING NUMBERS (top view) June 2000 1/12 # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------------------------------------|------------------------------------------------|--------------| | Vi | Supply Voltage | 40 | V | | Vc | Collector Supply Voltage | 40 | V | | losc | Oscillator Charging Current | 5 | mA | | lo | Output Current, Source or Sink | 500 | mA | | I <sub>R</sub> | Reference Output Current | 50 | mA | | I <sub>T</sub> | Current through C <sub>T</sub> Terminal Logic Inputs Analog Inputs | 5<br>- 0.3 to + 5.5<br>- 0.3 to V <sub>i</sub> | mA<br>V<br>V | | P <sub>tot</sub> | Total Power Dissipation at T <sub>amb</sub> = 70 °C | 1000 | mW | | Tj | Junction Temperature Range | - 55 to 150 | °C | | T <sub>stg</sub> | Storage Temperature Range | - 65 to 150 | °C | | T <sub>op</sub> | Operating Ambient Temperature : SG2525A<br>SG3525A | - 25 to 85<br>0 to 70 | °C<br>°C | # **THERMAL DATA** | Symbol | Parameter | SO16 | DIP16 | Unit | |---------------------------|----------------------------------------------|------|-------|------| | R <sub>th j-pins</sub> | Thermal Resistance Junction-pins Max | | 50 | °C/W | | R <sub>th j-amb</sub> | Thermal Resistance Junction-ambient Max | | 80 | °C/W | | R <sub>th j-alumina</sub> | Thermal Resistance Junction-alumina (*) Max | 50 | | °C/W | Thermal resistance junction-alumina with the device soldered on the middle of an alumina supporting substrate measuring 15 × 20 mm; 0.65 mm thickness with infinite heatsink. # **BLOCK DIAGRAM** | Cumbal | Baramatar | Tool Conditions | SG2525A | | | SG3525A | | | Unit | |-----------------------------|-----------------------------|----------------------------------------------------------------------------|---------|-------|------|---------|------|------|-------| | Symbol Parameter | | Test Conditions | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | REFEREN | CE SECTION | | | • | | • | | • | | | $V_{REF}$ | Output Voltage | T <sub>j</sub> = 25 °C | 5.05 | 5.1 | 5.15 | 5 | 5.1 | 5.2 | V | | $\Delta V_{REF}$ | Line Regulation | $V_i = 8 \text{ to } 35 \text{ V}$ | | 10 | 20 | | 10 | 20 | mV | | $\Delta V_{REF}$ | Load Regulation | $I_L = 0$ to 20 mA | | 20 | 50 | | 20 | 50 | mV | | $\Delta V_{REF}/\Delta T^*$ | Temp. Stability | Over Operating Range | | 20 | 50 | | 20 | 50 | mV | | * | Total Output Variation | Line, Load and<br>Temperature | 5 | | 5.2 | 4.95 | | 5.25 | V | | | Short Circuit Current | V <sub>REF</sub> = 0 T <sub>j</sub> = 25 °C | | 80 | 100 | | 80 | 100 | mA | | * | Output Noise Voltage | 10 Hz ≤f ≤ 10 kHz,<br>T <sub>j</sub> = 25 °C | | 40 | 200 | | 40 | 200 | μVrms | | $\Delta V_{REF}^*$ | Long Term Stability | $T_j = 125 ^{\circ}\text{C}, 1000 \text{hrs}$ | | 20 | 50 | | 20 | 50 | mV | | OSCILLAT | FOR SECTION * * | | | | | | | | | | *, • | Initial Accuracy | T <sub>j</sub> = 25 °C | | ± 2 | ± 6 | | ± 2 | ± 6 | % | | *, • | Voltage Stability | V <sub>i</sub> = 8 to 35 V | | ± 0.3 | ± 1 | | ± 1 | ± 2 | % | | $\Delta f/\Delta T^*$ | Temperature Stability | Over Operating Range | | ± 3 | ± 6 | | ± 3 | ± 6 | % | | f <sub>MIN</sub> | Minimum Frequency | $R_T = 200 \text{ K}\Omega \text{ C}_T = 0.1 \mu\text{F}$ | | | 120 | | | 120 | Hz | | $f_{MAX}$ | Maximum Frequency | $R_T = 2 \text{ K}\Omega \text{ C}_T = 470 \text{ pF}$ | 400 | | | 400 | | | KHz | | | Current Mirror | I <sub>RT</sub> = 2 mA | 1.7 | 2 | 2.2 | 1.7 | 2 | 2.2 | mA | | *, • | Clock Amplitude | | 3 | 3.5 | | 3 | 3.5 | | V | | *, • | Clock Width | T <sub>j</sub> = 25 °C | 0.3 | 0.5 | 1 | 0.3 | 0.5 | 1 | μs | | | Sync Threshold | | 1.2 | 2 | 2.8 | 1.2 | 2 | 2.8 | V | | | Sync Input Current | Sync Voltage = 3.5 V | | 1 | 2.5 | | 1 | 2.5 | mA | | ERROR A | MPLIFIER SECTION (Vci | <sub>M</sub> = 5.1 V) | | | | | | | | | Vos | Input Offset Voltage | | | 0.5 | 5 | | 2 | 10 | mV | | l <sub>b</sub> | Input Bias Current | | | 1 | 10 | | 1 | 10 | μΑ | | I <sub>os</sub> | Input Offset Current | | | | 1 | | | 1 | μΑ | | | DC Open Loop Gain | $R_L \geq 10~M\Omega$ | 60 | 75 | | 60 | 75 | | dB | | * | Gain Bandwidth<br>Product | $G_v = 0 \text{ dB}$ $T_j = 25 ^{\circ}\text{C}$ | 1 | 2 | | 1 | 2 | | MHz | | *, ■ | DC Transconduct. | $30 \text{ K}\Omega \leq R_L \leq 1 \text{ M}\Omega$ $T_j = 25 \text{ °C}$ | 1.1 | 1.5 | | 1.1 | 1.5 | | ms | | | Output Low Level | | | 0.2 | 0.5 | | 0.2 | 0.5 | V | | | Output High Level | | 3.8 | 5.6 | | 3.8 | 5.6 | | V | | CMR | Comm. Mode Reject. | V <sub>CM</sub> = 1.5 to 5.2 V | 60 | 75 | | 60 | 75 | | dB | | PSR | Supply Voltage<br>Rejection | V <sub>i</sub> = 8 to 35 V | 50 | 60 | | 50 | 60 | | dB | # **ELECTRICAL CHARACTERISTICS** (continued) | Symbol | Parameter | Test Conditions | SG2525A | | | SG3525A | | | Unit | | |------------------|-------------------------------------------------------|------------------------------------------------------|---------|------|------|---------|------|------|------|--| | Symbol | Parameter | rest Conditions | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | | PWM COMPARATOR | | | | | | | | | | | | | Minimum Duty-cycle | | | | 0 | | | 0 | % | | | • | Maximum Duty-cycle | | 45 | 49 | | 45 | 49 | | % | | | • | Input Threshold | Zero Duty-cycle | 0.7 | 0.9 | | 0.7 | 0.9 | | V | | | | | Maximum Duty-cycle | | 3.3 | 3.6 | | 3.3 | 3.6 | V | | | * | Input Bias Current | | | 0.05 | 1 | | 0.05 | 1 | μΑ | | | SHUTDO | WN SECTION | | | | | | | | | | | | Soft Start Current | $V_{SD} = 0 V$ , $V_{SS} = 0 V$ | 25 | 50 | 80 | 25 | 50 | 80 | μΑ | | | | Soft Start Low Level | V <sub>SD</sub> = 2.5 V | | 0.4 | 0.7 | | 0.4 | 0.7 | V | | | | Shutdown Threshold To outputs, $V_{SS}$ $T_i = 25$ °C | | 0.6 | 8.0 | 1 | 0.6 | 8.0 | 1 | V | | | | Shutdown Input Current | V <sub>SD</sub> = 2.5 V | | 0.4 | 1 | | 0.4 | 1 | mA | | | * | Shutdown Delay | $V_{SD} = 2.5 \text{ V T}_{j} = 25 ^{\circ}\text{C}$ | | 0.2 | 0.5 | | 0.2 | 0.5 | μs | | | OUTPUT | DRIVERS (each output) ( | V <sub>C</sub> = 20 V) | | | | | | | | | | | Output Low Level | I <sub>sink</sub> = 20 mA | | 0.2 | 0.4 | | 0.2 | 0.4 | V | | | | | I <sub>sink</sub> = 100 mA | | 1 | 2 | | 1 | 2 | V | | | | Output High Level | I <sub>source</sub> = 20 mA | 18 | 19 | | 18 | 19 | | V | | | | | I <sub>source</sub> = 100 mA | 17 | 18 | | 17 | 18 | | V | | | | Under-Voltage Lockout | $V_{comp}$ and $V_{ss} = High$ | 6 | 7 | 8 | 6 | 7 | 8 | V | | | Ic | Collector Leakage | V <sub>C</sub> = 35 V | | | 200 | | | 200 | μΑ | | | t <sub>r</sub> * | Rise Time | $C_L = 1 \text{ nF}, T_j = 25 ^{\circ}\text{C}$ | | 100 | 600 | | 100 | 600 | ns | | | t <sub>f</sub> * | Fall Time | $C_L = 1 \text{ nF}, T_j = 25 ^{\circ}\text{C}$ | | 50 | 300 | | 50 | 300 | ns | | | TOTAL S | TANDBY CURRENT | | | | | | | | | | | Is | Supply Current | V <sub>i</sub> = 35 V | | 14 | 20 | | 14 | 20 | mA | | <sup>\*</sup> These parameters, although guaranteed over the recommended operating conditions, are not 100 % tested in production. • Tested at $f_{OSC} = 40$ KHz (R<sub>T</sub> = 3.6 K $\Omega$ , C<sub>T</sub> = 10nF, R<sub>D</sub> = 0 $\Omega$ ). Approximate oscillator frequency is defined by : $$f = \frac{1}{C_T(0.7 R_T + 3 R_D)}$$ ■ DC transconductance $(g_M)$ relates to DC open-loop voltage gain $(G_V)$ according to the following equation: $G_V = g_M R_L$ where $R_L$ is the resistance from pin 9 to ground. The minimum $g_M$ specification is used to calculate minimum $G_V$ when the error amplifier output is loaded. 4/12 # **TEST CIRCUIT** Figure 1 : Oscillator Charge Time vs. R<sub>T</sub> and C<sub>T</sub>. Figure 2 : Oscillator Discharge Time vs. R<sub>D</sub> and C<sub>T</sub>. Figure 5 : Error Amplifier. ### SHUTDOWN OPTIONS (see Block Diagram) Since both the compensation and soft-start terminals (Pins 9 and 8) have current source pull-ups, either can readily accept a pull-down signal which only has to sink a maximum of $100\,\mu\text{A}$ to turn off the outputs. This is subject to the added requirement of discharging whatever external capacitance may be attached to these pins. An alternate approach is the use of the shutdown circuitry of Pin 10 which has been improved to enhance the available shutdown options. Activating this circuit by applying a positive signal on Pin 10 performs two functions : the PWM latch is immedi- ately set providing the fastest turn-off signal to the outputs ; and a 150 $\mu A$ current sink begins to discharge the external soft-start capacitor. If the shutdown command is short, the PWM signal is terminated without significant discharge of the soft-start capacitor, thus, allowing, for example, a convenient implementation of pulse-by-pulse current limiting. Holding Pin 10 high for a longer duration, however, will ultimately discharge this external capacitor, recycling slow turn-on upon release. Pin 10 should not be left floating as noise pickup could conceivably interrupt normal operation. Figure 6 : Oscillator Schematic. Figure 7: Output Circuit (1/2 circuit shown). For single-ended supplies, the driver outputs are grounded. The $V_{\text{C}}$ terminal is switched to ground by the totem-pole source transistors on alternate oscillator cycles. Figure 10. The low source impedance of the output drivers provides rapid charging of Power Mos input capacitance while minimizing external components. In conventional push-pull bipolar designs, forward base drive is controlled by $R_1$ - $R_3$ . Rapid turn-off times for the power devices are achieved with speed-up capacitors $C_1$ and $C_2$ . Figure 11. Low power transformers can be driven directly. Automatic reset occurs during dead time, when both ends of the primary winding are switched to ground. | DIM. | | mm | | inch | | | | | |--------|----------|------|-------|-------|-------|-------|--|--| | Dilvi. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | | Α | | | 1.75 | | | 0.069 | | | | a1 | 0.1 | | 0.25 | 0.004 | | 0.009 | | | | a2 | | | 1.6 | | | 0.063 | | | | b | 0.35 | | 0.46 | 0.014 | | 0.018 | | | | b1 | 0.19 | | 0.25 | 0.007 | | 0.010 | | | | С | | 0.5 | | | 0.020 | | | | | c1 | | | 45° ( | typ.) | | | | | | D (1) | 9.8 | | 10 | 0.386 | | 0.394 | | | | Е | 5.8 | | 6.2 | 0.228 | | 0.244 | | | | е | | 1.27 | | | 0.050 | | | | | еЗ | | 8.89 | | | 0.350 | | | | | F (1) | 3.8 | | 4 | 0.150 | | 0.157 | | | | G | 4.6 | | 5.3 | 0.181 | | 0.209 | | | | L | 0.4 | | 1.27 | 0.016 | | 0.050 | | | | М | | | 0.62 | | | 0.024 | | | | S | 8°(max.) | | | | | | | | # OUTLINE AND MECHANICAL DATA (1) D and F do not include mold flash or protrusions. Mold flash or potrusions shall not exceed 0.15mm (.006inch). 47/ Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 2000 STMicroelectronics – Printed in Italy – All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com