## PRODUKTINFORMATION

Vi reserverar oss mot fel samt förbehåller oss rätten till ändringar utan föregående meddelande

## ELFA artikelnr

73-760-07 ICM7211AIPL
73-761-63 ICM7212AMIPL displaydriv

## Features ICM7211 (LCD)

- Four Digit Non-Multiplexed 7 Segment LCD Display Outputs with Backplane Driver
- Complete Onboard RC Oscillator to Generate Backplane Frequency
- Backplane Input/Output Allows Simple Synchronization of Slave-Devices to a Master
- ICM7211 Devices Provide Separate Digit Select Inputs to Accept Multiplexed BCD Input (Pinout and Functionally Compatible with Siliconix DF411)
- ICM7211M Devices Provide Data and Digit Address Latches Controlled by Chip Select Inputs to Provide a Direct High Speed Processor Interface
- ICM7211 Decodes Binary to Hexadecimal; ICM7211A Decodes Binary to Code B (0-9, Dash, E, H, L, P, Blank)
- ICM7211A Available in Surface Mount Package


## Features ICM7212AM (LED)

- 28 Current-Limited Segment Outputs Provide 4-Digit Non-Multiplexed Direct LED Drive at >5mA Per Segment
- Brightness Input Allows Direct Control of LED Segment Current with a Single Potentiometer or Digitally as a Display Enable
- ICM7212AM Device Provides Same Input Configuration and Output Decoding Options as the ICM7211AM


## Description

The ICM7211 (LCD) and ICM7212 (LED) devices constitute a family of non-multiplexed four-digit seven-segment CMOS display decoder-drivers.

The ICM7211 devices are configured to drive conventional LCD displays by providing a complete RC oscillator, divider chain, backplane driver, and 28 segment outputs.

The ICM7212 devices are configured to drive commonanode LED displays, providing 28 current-controlled, low leakage, open-drain N -Channel outputs. These devices provide a brightness input, which may be used at normal logic levels as a display enable, or with a potentiometer as a continuous display brightness control.

These devices are available with multiplexed or microprocessor input configurations. The multiplexed versions provide four data inputs and four Digit Select inputs. This configuration is suitable for interfacing with multiplexed BCD or binary output devices, such as the ICM7217, ICM7226, and ICL7135. The microprocessor versions provide data input latches and Digit Address latches under control of high-speed Chip Select inputs. These devices simplify the task of implementing a cost-effective alphanumeric seven-segment display for microprocessor systems, without requiring extensive ROM or CPU time for decoding and display updating.

The standard devices will provide two different decoder configurations. The basic device will decode the four bit binary inputs into a seven-segment alphanumeric hexadecimal output. The "A" versions will provide the "Code B" output code, i.e., 0-9, dash, E, H, L, P, blank. Either device will correctly decode true BCD to seven-segment decimal outputs.

## Ordering Information

| PART NUMBER | DISPLAY <br> TYPE | DISPLAY <br> DECODING | INPUT <br> INTERFACING | DISPLAY DRIVE <br> TYPE | $\left.\begin{array}{c}\text { TEMP. } \\ \text { RANGE }\left({ }^{\circ} C\right.\end{array}\right)$ | PACKAGE | PKG. NO. |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| ICM7211IPL | LCD | Hexadecimal | Multiplexed | Direct Drive | -40 to 85 | 40 Ld PDIP | E40.6 |
| ICM7211MIPL | LCD | Hexadecimal | Microprocessor | Direct Drive | -40 to 85 | 40 Ld PDIP | E40.6 |
| ICM7211AIPL | LCD | Code B | Multiplexed | Direct Drive | -40 to 85 | 40 Ld PDIP | E40.6 |
| ICM7211AMIPL | LCD | Code B | Microprocessor | Direct Drive | -40 to 85 | 40 Ld PDIP | E40.6 |
| ICM7211AIM44 | LCD | Code B | Multiplexed | Direct Drive | -40 to 85 | 44 Ld MQFP | Q44.10x10 |
| ICM7211AMIM44 | LCD | Code B | Microprocessor | Direct Drive | -40 to 85 | 44 Ld MQFP | Q44.10x10 |
| ICM7212AMIPL | LED | Code B | Microprocessor | Common Anode | -40 to 85 | 40 Ld PDIP | E40.6 |

## Pinouts

ICM7211, ICM7211A (PDIP)
TOP VIEW



ICM7212AM
(PDIP)
TOP VIEW

|  |  |
| :---: | :---: |
| $V_{\text {DD }} 1$ | 40 d 1 |
| e1 2 | 39 c 1 |
| g1 3 | 38 b1 |
| $f 14$ | 37 a 1 |
| BRT 5 | 36 V S |
| a2 6 | 35 vS |
| b2 7 | 34 CHIP SELECT 2 |
| c2 8 | 33 CHIP SELECT 1 |
| d2 9 | 32 DIGIT ADRESS BIT 2 |
| e2 10 | 31 DIGIT ADRESS BIT 1 |
| g2 11 | 30 B 31 |
| f2 12 | 29 B2 DATA |
| a3 13 | 28 B1 $\}$ INPUTS |
| b3 14 | 27 Bo |
| c3 15 | 26 f4 |
| d3 16 | 25 g 4 |
| e3 17 | 24.4 |
| g3 18 | 23 d 4 |
| f3 19 | 22 c 4 |
| a4 20 | 21 b4 |

Pinouts (Continued)


ICM7211AM
(MQFP)
TOP VIEW


Functional Block Diagrams
ICM7211A


Functional Block Diagrams (Continued)
ICM7212AM


## Absolute Maximum Ratings

Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . . 6.5 V Input Voltage (Any Terminal) (Note 1) .. $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}},+0.3 \mathrm{~V}$

## Operating Conditions

Temperature Range
$-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

## Thermal Information

| Thermal Resistance (Typical, Note 2) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| PDIP Package | 60 |
| MQFP Package | 80 |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range | . $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature (Soldering, 10s) (MQFP - Lead Tips Only) | $300^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## NOTES:

1. Due to the SCR structure inherent in the CMOS process, connecting any terminal to voltages greater than $V_{D D}$ or less than $V_{S S}$ may cause destructive device latchup. For this reason, it is recommended that no inputs from external sources not operating on the same power supply be applied to the device before its supply is established, and that in multiple supply systems, the supply to the ICM7211 and ICM7212 be turned on first.
2. $\theta_{\mathrm{JA}}$ is measured with the component mounted on an evaluation PC board in free air.

## Electrical Specifications

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ICM7211 CHARACTERISTICS (LCD) $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{S S}=0 \mathrm{~V}$ Unless Otherwise Specified |  |  |  |  |  |
| Operating Supply Voltage Range ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }}$ ), $\mathrm{V}_{\text {SUPPLY }}$ |  | 3 | 5 | 6 | V |
| Operating Current, IDD | Test circuit, Display blank | - | 10 | 50 | $\mu \mathrm{A}$ |
| Oscillator Input Current, IOSCI | Pin 36 | - | $\pm 2$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Segment Rise/Fall Time, $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | $\mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$ | - | 0.5 | - | $\mu \mathrm{S}$ |
| Backplane Rise/Fall Time, $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | $\mathrm{C}_{\mathrm{L}}=5000 \mathrm{pF}$ | - | 1.5 | - | $\mu \mathrm{s}$ |
| Oscillator Frequency, fosc | Pin 36 Floating | - | 19 | - | kHz |
| Backplane Frequency, fibp | Pin 36 Floating | - | 150 | - | Hz |
| ICM7212 CHARACTERISTICS (Common Anode LED) |  |  |  |  |  |
| Operating Supply Voltage Range ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }}$ ), $\mathrm{V}_{\text {SUPPLY }}$ |  | 4 | 5 | 6 | V |
| Operating Current Display Off, ISTBY | Pin 5 (Brightness), Pins 27-34 $\mathrm{V}_{\text {SS }}$ | - | 10 | 50 | $\mu \mathrm{A}$ |
| Operating Current, IDD | Pin 5 at $\mathrm{V}_{\text {DD }}$, Display all 8's | - | 200 | - | mA |
| Segment Leakage Current, ISLK | Segment Off | - | $\pm 0.01$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Segment On Current, ISEG | Segment On, $\mathrm{V}_{\mathrm{O}}=+3 \mathrm{~V}$ | 5 | 8 | - | mA |
| INPUT CHARACTERISTICS (ICM7211 and ICM7212) |  |  |  |  |  |
| Logical "1" Input Voltage, $\mathrm{V}_{\mathrm{IH}}$ |  | 4 | - | - | V |
| Logical "0" Input Voltage, $\mathrm{V}_{\mathrm{IL}}$ |  | - | - | 1 | V |
| Input Leakage Current, IILK | Pins 27-34 | - | $\pm 0.01$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance, $\mathrm{C}_{\text {IN }}$ | Pins 27-34 | - | 5 |  | pF |
| BP/Brightness Input Leakage, I ${ }_{\text {BPLK }}$ | Measured at Pin 5 with Pin 36 at $\mathrm{V}_{\text {SS }}$ | - | $\pm 0.01$ | $\pm 1$ | $\mu \mathrm{A}$ |
| BP/Brightness Input Capacitance, $\mathrm{C}_{\text {BPI }}$ | All Devices | - | 200 | - | pF |
| AC CHARACTERISTICS - MULTIPLEXED INPUT CONFIGURATION |  |  |  |  |  |
| Digit Select Active Pulse Width, ${ }^{\text {W }}$ W | Refer to Timing Diagrams | 1 | - | - | $\mu \mathrm{s}$ |
| Data Setup Time, tDS |  | 500 | - | - | ns |
| Data Hold Time, t ${ }_{\text {DH }}$ |  | 200 | - | - | ns |
| Inter-Digit Select Time, tIDS |  | 2 | - | - | $\mu \mathrm{s}$ |
| AC CHARACTERISTICS - MICROPROCESSOR INTERFACE |  |  |  |  |  |
| Chip Select Active Pulse Width, twL | Other Chip Select Either Held Active, or Both Driven Together | 200 | - | - | ns |
| Data Setup Time, ${ }_{\text {DS }}$ |  | 100 | - | - | ns |
| Data Hold Time, $\mathrm{t}_{\text {DH }}$ |  | 10 | 0 | - | ns |
| Inter-Chip Select Time, tıcs |  | 2 | - | - | $\mu \mathrm{s}$ |

ICM7211, ICM7212

Input Definitions In this table, $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ are considered to be normal operating input logic levels. Actual input low and high levels are specified under Operating Characteristics. For lowest power consumption, input signals should swing over the full supply.

| INPUT | TERMINAL | CONDITIONS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| B0 | 27 | $V_{D D}=$ Logical One $V_{S S}=$ Logical Zero | Ones (Least Significant) | Data Input Bits |
| B1 | 28 | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=\text { Logical One } \\ \mathrm{V}_{\mathrm{SS}}=\text { Logical Zero } \\ \hline \end{array}$ | Twos |  |
| B2 | 29 | $\begin{array}{\|l} \hline \mathrm{V}_{\mathrm{DD}}=\text { Logical One } \\ \mathrm{V}_{\mathrm{SS}}=\text { Logical Zero } \\ \hline \end{array}$ | Fours |  |
| B3 | 30 | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=\text { Logical One } \\ \mathrm{V}_{\mathrm{SS}}=\text { Logical Zero } \\ \hline \end{array}$ | Eights (Most Significant) |  |
| OSC (LCD Devices Only) | 36 | Floating or with External Capacitor to $V_{D D}$ | Oscillator Input |  |
|  |  | $\mathrm{V}_{\text {SS }}$ | Disables BP output devices, allowing segments to be synchronized to an external signal input at the BP terminal (Pin 5). |  |

ICM7211 Multiplexed-Binary Input Configuration

| INPUT | TERMINAL | CONDITIONS | FUNCTION |
| :---: | :---: | :--- | :--- |
| D1 | 31 | $V_{D D}=$ Inactive | D1 Digit Select (Least Significant) |
| D2 | 32 |  | D2 Digit Select |
| D3 | 33 |  | Active |
|  |  |  | D3 Digit Select |
| D4 | 34 |  |  |

ICM7211M/ICM7212M Microprocessor Interface Input Configuration

| INPUT | DESCRIPTION | TERMINAL | CONDITIONS | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| DA1 | Digit Address Bit 1 (LSB) | 31 | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{DD}}=\text { Logical One } \\ & \mathrm{V}_{\mathrm{SS}}=\text { Logical Zero } \\ & \hline \end{aligned}$ | DA1 and DA2 serve as a 2-bit Digit Address Input DA2, DA1 $=00$ selects D4 <br> DA2, DA1 $=01$ selects D3 <br> DA2, DA1 $=10$ selects D2 <br> DA2, DA1 $=11$ selects D1 |
| DA2 | Digit Address Bit 2 (MSB) | 32 | $\begin{array}{\|l} \hline \mathrm{V}_{\mathrm{DD}}=\text { Logical One } \\ \mathrm{V}_{\mathrm{SS}}=\text { Logical Zero } \end{array}$ |  |
| $\overline{\text { CS1 }}$ | Chip Select 1 | 33 | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{DD}}=\text { Inactive } \\ \mathrm{V}_{\mathrm{SS}}=\text { Active } \\ \hline \end{array}$ | When both $\overline{\text { CS1 }}$ and $\overline{\text { CS2 }}$ are taken low, the data at the Data and Digit Select code inputs are written into the input latches. On the rising edge of either Chip Select, the data is decoded and written into the output latches. |
| $\overline{\text { CS2 }}$ | Chip Select 2 | 34 | $\begin{array}{\|l} \hline \mathrm{V}_{\mathrm{DD}}=\text { Inactive } \\ \mathrm{V}_{\mathrm{SS}}=\text { Active } \\ \hline \end{array}$ |  |

## Timing Diagrams



FIGURE 1. MULTIPLEXED INPUT


FIGURE 2. MICROPROCESSOR INTERFACE INPUT

## Typical Performance Curves



FIGURE 3. ICM7211 OPERATING SUPPLY CURRENT AS A FUNCTION OF SUPPLY VOLTAGE


FIGURE 5. ICM7212 LED SEGMENT CURRENT AS A FUNCTION OF OUTPUT VOLTAGE


FIGURE 4. ICM7211 BACKPLANE FREQUENCY AS A FUNCTION OF SUPPLY VOLTAGE


FIGURE 6. ICM7212 LED SEGMENT CURRENT AS A FUNCTION OF BRIGHTNESS CONTROL VOLTAGE


FIGURE 7. ICM7212 OPERATING POWER (LED DISPLAY) AS A FUNCTION OF SUPPLY VOLTAGE

## Description Of Operation

## LCD Devices

The LCD devices in the family (ICM7211, ICM7211A, ICM7211M, ICM7211AM) provide outputs suitable for driving conventional four-digit, seven-segment LCD displays. These devices include 28 individual segment drivers, backplane driver, and a self-contained oscillator and divider chain to generate the backplane frequency.
The segment and backplane drivers each consist of a CMOS inverter, with the N -Channel and P-Channel devices ratioed to provide identical on resistances, and thus equal rise and fall times. This eliminates any DC component, which could arise from differing rise and fall times, and ensures maximum display life.
The backplane output devices can be disabled by connecting the OSCillator input (pin 36) to $\mathrm{V}_{\text {SS }}$. This allows the 28 segment outputs to be synchronized directly to a signal input at the BP terminal (pin 5). In this manner, several slave devices may be cascaded to the backplane output of one master device, or the backplane may be derived from an external source. This allows the use of displays with characters in multiples of four and a single backplane. A slave device represents a load of approximately 200pF (comparable to one additional segment). Thus the limitation of the number of devices that can be slaved to one master device backplane driver is the additional load represented by the larger backplane of displays of more than four digits. A good rule of thumb to observe in order to minimize power consumption is to keep the backplane rise and fall times less than about $5 \mu \mathrm{~s}$. The backplane output driver should handle the backplane to a display of 16 one-half inch characters. It is recommended, if more than four devices are to be slaved together, the backplane signal be derived externally and all the ICM7211 devices be slaved to it. This external signal should be capable of driving very large capacitive loads with short ( $1-2 \mu \mathrm{~s}$ ) rise and fall times. The maximum frequency for a backplane signal should be about 150 Hz although this may be too fast for optimum display response at lower display temperatures, depending on the display type.
The onboard oscillator is designed to free run at approximately 19 kHz at microampere current levels. The oscillator frequency is divided by 128 to provide the backplane frequency, which will be approximately 150 Hz with the oscillator free-running; the oscillator frequency may be reduced by connecting an external capacitor between the OSCillator terminal and $V_{D D}$.

The oscillator may also be overdriven if desired, although care must be taken to ensure that the backplane driver is not disabled during the negative portion of the overdriving signal (which could cause a DC component to the display). This can be done by driving the OSCillator input between the positive supply and a level out of the range where the backplane disable is sensed (about one fifth of the supply voltage above $\mathrm{V}_{\mathrm{SS}}$ ). Another technique for overdriving the oscillator (with a signal swinging the full supply) is to skew the duty cycle of the overdriving signal such that the negative portion has a duration shorter than about one microsecond. The backplane disable sensing circuit will not respond to signals of this duration.


FIGURE 8. DISPLAY WAVEFORMS

## LED Devices

The LED device in the family (ICM7212AM) provides outputs suitable for directly driving four-digit, seven-segment common-anode LED displays. These devices include 28 individual segment drivers, each consisting of a low-leakage, current-controlled, open-drain, N-Channel transistor.

The drain current of these transistors can be controlled by varying the voltage at the BRtrighTness input (pin 5). The voltage at this pin is transferred to the gates of the output devices for "on" segments, and thus directly modulates the transistor's "on" resistance. A brightness control can be easily implemented with a single potentiometer controlling the voltage at pin 5, connected as in Figure 9. The potentiometer should be a high value ( $100 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$ ) to minimize power consumption, which can be significant when the display is off.


## FIGURE 9. BRIGHTNESS CONTROL

The brightness input may also be operated digitally as a display enable; when high, the display is fully on, and low fully off. The display brightness may also be controlled by varying the duty cycle of a signal swinging between the two voltages at the brightness input.

Note that the LED device has two connections for $\mathrm{V}_{\mathrm{SS}}$; both of these pins should be connected. The double connection is necessary to minimize effects of bond wire resistance with the large total display currents possible.

When operating LED devices at higher temperatures and/or higher supply voltages, the device power dissipation may need to be reduced to prevent excessive chip temperatures. The maximum power dissipation is 1 W at $25^{\circ} \mathrm{C}$, derated linearly above $35^{\circ} \mathrm{C}$ to 500 mW at $70^{\circ} \mathrm{C}\left(-15 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\right.$ above $35^{\circ} \mathrm{C}$ ). Power dissipation for the device is given by:
$\mathrm{P}=\left(\mathrm{V}_{\text {SUPP }}-\mathrm{V}_{\text {FLED }}\right)\left(\mathrm{I}_{\text {SEG }}\right)\left(\mathrm{n}_{\text {SEG }}\right)$
where $\mathrm{V}_{\text {FLED }}$ is the LED forward voltage drop, ISEG is segment current, and $n_{\text {SEG }}$ is the number of "on" segments. It is recommended that if the device is to be operated at
elevated temperatures the segment current be limited by use of the brightness input to keep power dissipation within the limits described above.

## Input Configurations and Output Codes

The standard devices in the ICM7211 and ICM7212 family accept a four-bit true binary (i.e., positive level = logical one) input at pins 27 thru 30, least significant bit at pin 27 ascending to the most significant bit at pin 30. The ICM7211 and ICM7211M devices decode this binary input into a sevensegment alphanumeric hexadecimal output, while the ICM7211A, ICM7211AM, and ICM7212AM decode the binary input into seven-segment alphanumeric "Code B" output, i.e., 0-9, dash, E, H, L, P, blank. These codes are shown explicitly in Table 1 . Either decoder option will correctly decode true BCD to a seven-segment decimal output.

TABLE 1. OUTPUT CODES

| BINARY |  |  |  | $\begin{aligned} & \text { HEXADECIMAL } \\ & \text { ICM7211 } \\ & \text { ICM7211M } \end{aligned}$ | CODE B ICM7211A ICM7212AM |
| :---: | :---: | :---: | :---: | :---: | :---: |
| B3 | B2 | B1 | BO |  |  |
| 0 | 0 | 0 | 0 | $\underline{1}$ | $\underline{1}$ |
| 0 | 0 | 0 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | $\Sigma$ | $\underline{\square}$ |
| 0 | 0 | 1 | 1 | $\exists$ | $\exists$ |
| 0 | 1 | 0 | 0 | 4 | 4 |
| 0 | 1 | 0 | 1 | 5 | 5 |
| 0 | 1 | 1 | 0 | E | E |
| 0 | 1 | 1 | 1 | 7 | 7 |
| 1 | 0 | 0 | 0 | $\square$ | $\square$ |
| 1 | 0 | 0 | 1 | $\square$ | $\square$ |
| 1 | 0 | 1 | 0 | 9 | - |
| 1 | 0 | 1 | 1 | I | $E$ |
| 1 | 1 | 0 | 0 | $\underline{L}$ | H |
| 1 | 1 | 0 | 1 | $\square$ | 1 |
| 1 | 1 | 1 | 0 | E | $\square$ |
| 1 | 1 | 1 | 1 | $F$ | BLANK |

These devices are actually mask-programmable to provide any 16 combinations of the seven segment outputs decoded from the four input bits. For large quantity orders custom decoder options can be arranged. Contact the factory for details.

The ICM7211 and ICM7211A devices are designed to accept multiplexed binary or BCD input. These devices provide four separate digit lines (least significant digit at pin 31 ascending to most significant digit at pin 34), each of which when taken to a positive level decodes and stores in the output latches of its respective digit the character corresponding to the data at the input port, pins 27 through 30.

The ICM7211M, ICM7211AM, and ICM7212AM devices are intended to accept data from a data bus under processor control.

In these devices, the four data input bits and the two-bit digit address (DA1 pin 31, DA2 pin 32) are written into input buffer latches when both chip select inputs (CS1 pin 33, $\overline{\mathrm{CS}}$ pin 34) are taken low. On the rising edge of either chip select input, the content of the data input latches is decoded and stored in the output latches of the digit selected by the contents of the digit address latches.

An address of 00 writes into D4, DA2 $=0, D A 1=1$ writes into D3, DA2 $=1$, DA1 $=0$ writes into D2, and 11 writes into D1. The timing relationships for inputting data are shown in Figure 2, and the chip select pulse widths and data setup and hold times are specified under Operating Characteristics.


FIGURE 10. SEGMENT ASSIGNMENT

## Test Circuit



FIGURE 11.

## Typical Applications



FIGURE 12. GANGED ICM7211's DRIVING 8-DIGIT LCD DISPLAY

## Typical Applications (Continued)



FIGURE 13. 80C48 MICROPROCESSOR INTERFACE

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

