# Single-Ended, Rail-to-Rail I/O, Low Gain PGA

### **Features**

- · Multiplexed Inputs: 1, 2, 6 or 8 channels
- · 8 Gain Selections:
  - +1, +2, +4, +5, +8, +10, +16 or +32 V/V
- Serial Peripheral Interface (SPI™)
- · Rail-to-Rail Input and Output
- Low Gain Error: ±1% (max)
- Low Offset: ±275 μV (max)
- High Bandwidth: 2 to 12 MHz (typ)
- Low Noise: 10 nV/√Hz @ 10 kHz (tvp)
- · Low Supply Current: 1.0 mA (typ)
- · Single Supply: 2.5V to 5.5V

# **Typical Applications**

- · A/D Converter Driver
- · Multiplexed Analog Applications
- · Data Acquisition
- · Industrial Instrumentation
- · Test Equipment
- · Medical Instrumentation

## **Package Types**

| MCP6S2 <sup>2</sup><br>PDIP, SOIC, N | =                  | MCP6S22<br>PDIP, SOIC, MSOP |         |                     |  |  |
|--------------------------------------|--------------------|-----------------------------|---------|---------------------|--|--|
| V <sub>OUT</sub> 1                   | 8 V <sub>DD</sub>  | V <sub>OUT</sub> 1          | 0       | 8 V <sub>DD</sub>   |  |  |
| CH0 2                                | 7 SCK              | CH0 2                       |         | 7 SCK               |  |  |
| V <sub>REF</sub> 3                   | 6 SI               | CH1 3                       |         | 6 SI                |  |  |
| V <sub>SS</sub> 4                    | 5 CS               | V <sub>SS</sub> 4           |         | 5 CS                |  |  |
| MCP6S2<br>PDIP, SOIC, T              | SSOP               | MCP6S28<br>PDIP, SOIC       |         |                     |  |  |
| V <sub>OUT</sub> L1                  | 14 V <sub>DD</sub> | V <sub>OUT</sub> 1          | $\circ$ | 16 V <sub>DD</sub>  |  |  |
| CH0 2                                | 13 SCK             | CH0 2                       |         | 15 SCK              |  |  |
| CH1 3                                | <u>12</u> SO       | CH1 3                       |         | 14 SO               |  |  |
| CH2 4                                | 11 SI              | CH2 4                       |         | 13 SI               |  |  |
| CH3 5                                | 10 CS              | CH3 5                       |         | 12 CS               |  |  |
| CH4 6                                | 9 V <sub>SS</sub>  | CH4 6                       |         | 11 V <sub>SS</sub>  |  |  |
| CH5 7                                | 8 V <sub>REF</sub> | CH5 7                       |         | 10 V <sub>REF</sub> |  |  |
|                                      |                    | CH6 8                       |         | 9 CH7               |  |  |

## **Description**

The Microchip Technology Inc. MCP6S21/2/6/8 are analog Programmable Gain Amplifiers (PGA). They can be configured for gains from +1 V/V to +32 V/V and the input multiplexer can select one of up to eight channels through an SPI port. The serial interface can also put the PGA into shutdown to conserve power. These PGAs are optimized for high speed, low offset voltage and single-supply operation with rail-to-rail input and output capability. These specifications support single supply applications needing flexible performance or multiple inputs.

The one channel MCP6S21 and the two channel MCP6S22 are available in 8-pin PDIP, SOIC and MSOP packages. The six channel MCP6S26 is available in 14-pin PDIP, SOIC and TSSOP packages. The eight channel MCP6S28 is available in 16-pin PDIP and SOIC packages. All parts are fully specified from -40°C to +85°C.

## **Block Diagram**



# 1.0 ELECTRICAL CHARACTERISTICS

# Absolute Maximum Ratings †

| V <sub>DD</sub> - V <sub>SS</sub>  | 7.0V                                |
|------------------------------------|-------------------------------------|
| All inputs and outputs             | . $V_{SS}$ - 0.3V to $V_{DD}$ +0.3V |
| Difference Input voltage           | V <sub>DD</sub> - V <sub>SS</sub>   |
| Output Short Circuit Current       | continuous                          |
| Current at Input Pin               | ±2 mA                               |
| Current at Output and Supply Pins  | ±30 mA                              |
| Storage temperature                | 65°C to +150°C                      |
| Junction temperature               | +150°C                              |
| ESD protection on all pins (HBM;MM | M)≥ 2 kV; 200V                      |

† Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## PIN FUNCTION TABLE

| Name             | Function               |  |  |  |  |
|------------------|------------------------|--|--|--|--|
| V <sub>OUT</sub> | Analog Output          |  |  |  |  |
| CH0-CH7          | Analog Inputs          |  |  |  |  |
| V <sub>SS</sub>  | Negative Power Supply  |  |  |  |  |
| $V_{DD}$         | Positive Power Supply  |  |  |  |  |
| SCK              | SPI Clock Input        |  |  |  |  |
| SI               | SPI Serial Data Input  |  |  |  |  |
| SO               | SPI Serial Data Output |  |  |  |  |
| CS               | SPI Chip Select        |  |  |  |  |
| V <sub>REF</sub> | External Reference Pin |  |  |  |  |

### DC CHARACTERISTICS

Electrical Specifications: Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = +2.5V to +5.5V,  $V_{SS}$  = GND,  $V_{REF}$  =  $V_{SS}$ , G = +1 V/V, Input = CH0 = (0.3V)/G, CH1 to CH7 = 0.3V,  $R_L$  = 10 kΩ to  $V_{DD}/2$ , SI and SCK are tied low and  $\overline{CS}$  is tied high.

| Input = CH0 = $(0.3V)/G$ , CH1 to 0 | CH7 = 0.3V, R                | $R_L = 10 \text{ k}\Omega$ | to V <sub>DD</sub> /2, S | I and SCK            | and CS is tied high. |                                                           |
|-------------------------------------|------------------------------|----------------------------|--------------------------|----------------------|----------------------|-----------------------------------------------------------|
| Parameters                          | Sym                          | Min                        | Тур                      | Max                  | Units                | Conditions                                                |
| Amplifier Input                     |                              |                            |                          |                      |                      |                                                           |
| Input Offset Voltage                | Vos                          | -275                       | _                        | +275                 | μV                   | G = +1, V <sub>DD</sub> = 4.0V                            |
| Input Offset Voltage Drift          | $\Delta V_{OS}/\Delta T_{A}$ | _                          | ±4                       | _                    | μV/°C                | $T_A = -40 \text{ to } +85^{\circ}\text{C}$               |
| Power Supply Rejection Ratio        | PSRR                         | 70                         | 85                       | _                    | dB                   | G = +1 (Note 1)                                           |
| Input Bias Current                  | I <sub>B</sub>               | _                          | ±1                       | _                    | pA                   | $CHx = V_{DD}/2$                                          |
| Input Bias Current over             | I <sub>B</sub>               | _                          | _                        | 250                  | pA                   | $T_A = -40 \text{ to } +85^{\circ}\text{C},$              |
| Temperature                         |                              |                            |                          |                      |                      | $CHx = V_{DD}/2$                                          |
| Input Impedance                     | Z <sub>IN</sub>              | _                          | 10 <sup>13</sup>   15    | _                    | Ω  pF                |                                                           |
| Input Voltage Range                 | $V_{IVR}$                    | V <sub>SS</sub> -0.3       | _                        | V <sub>DD</sub> +0.3 | V                    |                                                           |
| Amplifier Gain                      |                              |                            |                          |                      |                      |                                                           |
| Nominal Gains                       | G                            |                            | 1 to 32                  | l                    | V/V                  | +1, +2, +4, +5, +8, +10, +16 or +32                       |
| DC Gain Error G = +1                | 9 <sub>E</sub>               | -0.1                       | _                        | +0.1                 | %                    | $V_{OUT} \approx 0.3V$ to $V_{DD} - 0.3V$                 |
| G ≥ +2                              | 9 <sub>E</sub>               | -1.0                       | _                        | +1.0                 | %                    | $V_{OUT} \approx 0.3V$ to $V_{DD} - 0.3V$                 |
| DC Gain Drift G = +1                | $\Delta G/\Delta T_A$        | _                          | ±0.0002                  | _                    | %/°C                 | $T_A = -40 \text{ to } +85^{\circ}\text{C}$               |
| G ≥ +2                              | $\Delta G/\Delta T_A$        | _                          | ±0.0004                  |                      | %/°C                 | $T_A = -40 \text{ to } +85^{\circ}\text{C}$               |
| Internal Resistance                 | $R_{LAD}$                    | 3.4                        | 4.9                      | 6.4                  | kΩ                   | (Note 1)                                                  |
| Internal Resistance over            | $\Delta R_{LAD}/\Delta T_A$  | _                          | +0.028                   | _                    | %/°C                 | (Note 1)                                                  |
| Temperature                         |                              |                            |                          |                      |                      | $T_A = -40 \text{ to } +85^{\circ}\text{C}$               |
| Amplifier Output                    |                              |                            |                          |                      |                      |                                                           |
| DC Output Non-linearity G = +1      | $V_{ONL}$                    | _                          | ±0.003                   | _                    | % of FSR             | $V_{OUT} = 0.3V \text{ to } V_{DD} - 0.3V, V_{DD} = 5.0V$ |
| G ≥ +2                              | $V_{ONL}$                    | _                          | ±0.001                   | _                    | % of FSR             | $V_{OUT} = 0.3V$ to $V_{DD} - 0.3V$ , $V_{DD} = 5.0V$     |
| Maximum Output Voltage Swing        | $V_{OH}$ , $V_{OL}$          | V <sub>SS</sub> +20        | _                        | V <sub>DD</sub> -100 | mV                   | $G \ge +2$ ; 0.5V output overdrive                        |
|                                     |                              | V <sub>SS</sub> +60        | _                        | V <sub>DD</sub> -60  |                      | $G \ge +2$ ; 0.5V output overdrive,                       |
|                                     |                              |                            |                          |                      |                      | $V_{REF} = V_{DD}/2$                                      |
| Short-Circuit Current               | I <sub>O(SC)</sub>           | _                          | ±30                      | _                    | mA                   |                                                           |

Note 1: R<sub>LAD</sub> (R<sub>F</sub> + R<sub>G</sub> in Figure 4-1) connects V<sub>REF</sub>, V<sub>OUT</sub> and the inverting input of the internal amplifier. The MCP6S22 has V<sub>REF</sub> tied internally to V<sub>SS</sub>, so V<sub>SS</sub> is coupled to the internal amplifier and the PSRR spec describes PSRR+ only. We recommend the MCP6S22's V<sub>SS</sub> pin be tied directly to ground to avoid noise problems.

<sup>2:</sup>  $I_Q$  includes current in  $R_{LAD}$  (typically 60  $\mu A$  at  $V_{OUT}$  = 0.3V). Both  $I_Q$  and  $I_{Q-SHDN}$  exclude digital switching currents.

<sup>3:</sup> The output goes Hi-Z and the registers reset to their defaults; see Section 5.4, "Power-On Reset".

# DC CHARACTERISTICS (CONTINUED)

**Electrical Specifications:** Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = +2.5V to +5.5V,  $V_{SS}$  = GND,  $V_{REF}$  =  $V_{SS}$ , G = +1 V/V, Input = CH0 = (0.3V)/G, CH1 to CH7 = 0.3V,  $R_L$  = 10 k $\Omega$  to  $V_{DD}$ /2, SI and SCK are tied low and  $\overline{CS}$  is tied high.

| . , ,                            |                           |     |      |      |       |                             |  |  |
|----------------------------------|---------------------------|-----|------|------|-------|-----------------------------|--|--|
| Parameters                       | Sym                       | Min | Тур  | Max  | Units | Conditions                  |  |  |
| Power Supply                     | •                         |     | •    | •    |       | •                           |  |  |
| Supply Voltage                   | $V_{DD}$                  | 2.5 | _    | 5.5  | V     |                             |  |  |
| Quiescent Current                | IQ                        | 0.5 | 1.0  | 1.35 | mA    | I <sub>O</sub> = 0 (Note 2) |  |  |
| Quiescent Current, Shutdown mode | I <sub>Q_SHDN</sub>       | _   | 0.5  | 1.0  | μA    | I <sub>O</sub> = 0 (Note 2) |  |  |
| Power-On Reset                   | •                         |     |      |      |       |                             |  |  |
| POR Trip Voltage                 | V <sub>POR</sub>          | 1.2 | 1.7  | 2.2  | V     | (Note 3)                    |  |  |
| POR Trip Voltage Drift           | $\Delta V_{POR}/\Delta T$ | _   | -3.0 | _    | mV/°C | $T_A = -40$ °C to+85°C      |  |  |

- $R_{LAD}$  ( $R_F + R_G$  in Figure 4-1) connects  $V_{REF}$ ,  $V_{OUT}$  and the inverting input of the internal amplifier. The MCP6S22 has  $V_{REF}$  tied internally to  $V_{SS}$ , so  $V_{SS}$  is coupled to the internal amplifier and the PSRR spec describes PSRR+ only. We recommend the MCP6S22's  $V_{SS}$  pin be tied directly to ground to avoid noise problems.
  - 2: I<sub>Q</sub> includes current in R<sub>LAD</sub> (typically 60 μA at V<sub>OUT</sub> = 0.3V). Both I<sub>Q</sub> and I<sub>Q\_SHDN</sub> exclude digital switching currents.
     3: The output goes Hi-Z and the registers reset to their defaults; see Section 5.4, "Power-On Reset".

# **AC CHARACTERISTICS**

**Electrical Specifications:** Unless otherwise indicated,  $T_A$  = +25°C,  $V_{DD}$  = +2.5V to +5.5V,  $V_{SS}$  = GND,  $V_{REF}$  =  $V_{SS}$ , G = +1 V/V, Input = CH0 =(0.3V)/G, CH1 to CH7=0.3V,  $R_L$  = 10 kΩ to  $V_{DD}$ /2,  $C_L$  = 60 pF, SI and SCK are tied low, and  $\overline{CS}$  is tied high.

| Input = CH0 =(0.3V)/G, CH1 to CH7=0.3V, $R_L = 10 \text{ k}\Omega$ to $V_{DD}/2$ , $C_L = 60 \text{ pF}$ , SI and SCK are fied low, and CS is fied high. |                 |     |         |     |               |                                                                         |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|---------|-----|---------------|-------------------------------------------------------------------------|--|
| Parameters                                                                                                                                               | Sym             | Min | Тур     | Max | Units         | Conditions                                                              |  |
| Frequency Response                                                                                                                                       |                 |     |         |     |               |                                                                         |  |
| -3 dB Bandwidth                                                                                                                                          | BW              | _   | 2 to 12 | _   | MHz           | All gains; V <sub>OUT</sub> < 100 mV <sub>P-P</sub> (Note 1)            |  |
| Gain Peaking                                                                                                                                             | GPK             | _   | 0       | _   | dB            | All gains; V <sub>OUT</sub> < 100 mV <sub>P-P</sub>                     |  |
| Total Harmonic Distortion plus Noi                                                                                                                       | se              |     |         |     |               |                                                                         |  |
| f = 1 kHz, G = +1 V/V                                                                                                                                    | THD+N           | 1   | 0.0015  | _   | %             | $V_{OUT} = 1.5V \pm 1.0V_{PK}, V_{DD} = 5.0V,$<br>BW = 22 kHz           |  |
| f = 1 kHz, G = +4 V/V                                                                                                                                    | THD+N           |     | 0.0058  | _   | %             | $V_{OUT}$ = 1.5V ± 1.0V <sub>PK</sub> , $V_{DD}$ = 5.0V,<br>BW = 22 kHz |  |
| f = 1 kHz, G = +16 V/V                                                                                                                                   | THD+N           |     | 0.023   | _   | %             | $V_{OUT}$ = 1.5V ± 1.0V <sub>PK</sub> , $V_{DD}$ = 5.0V,<br>BW = 22 kHz |  |
| f = 20 kHz, G = +1 V/V                                                                                                                                   | THD+N           |     | 0.0035  | _   | %             | $V_{OUT} = 1.5V \pm 1.0V_{PK}, V_{DD} = 5.0V,$<br>BW = 80 kHz           |  |
| f = 20 kHz, G = +4 V/V                                                                                                                                   | THD+N           |     | 0.0093  | _   | %             | $V_{OUT}$ = 1.5V ± 1.0V <sub>PK</sub> , $V_{DD}$ = 5.0V,<br>BW = 80 kHz |  |
| f = 20 kHz, G = +16 V/V                                                                                                                                  | THD+N           | 1   | 0.036   |     | %             | $V_{OUT}$ = 1.5V ± 1.0V <sub>PK</sub> , $V_{DD}$ = 5.0V,<br>BW = 80 kHz |  |
| Step Response                                                                                                                                            |                 |     |         |     |               |                                                                         |  |
| Slew Rate                                                                                                                                                | SR              | _   | 4.0     | _   | V/µs          | G = 1, 2                                                                |  |
|                                                                                                                                                          |                 | _   | 11      | _   | V/µs          | G = 4, 5, 8, 10                                                         |  |
|                                                                                                                                                          |                 | _   | 22      | _   | V/µs          | G = 16, 32                                                              |  |
| Noise                                                                                                                                                    |                 |     |         |     |               |                                                                         |  |
| Input Noise Voltage                                                                                                                                      | $E_{ni}$        | _   | 3.2     | _   | $\mu V_{P-P}$ | f = 0.1 Hz to 10 kHz (Note 2)                                           |  |
|                                                                                                                                                          |                 | _   | 26      | _   |               | f = 0.1 Hz to 200 kHz (Note 2)                                          |  |
| Input Noise Voltage Density                                                                                                                              | e <sub>ni</sub> | _   | 10      | _   | nV/√Hz        | f = 10 kHz ( <b>Note 2</b> )                                            |  |
| Input Noise Current Density                                                                                                                              | i <sub>ni</sub> | _   | 4       | _   | fA/√Hz        | f = 10 kHz                                                              |  |

Note 1: See Table 4-1 for a list of typical numbers.

**2:**  $E_{ni}$  and  $e_{ni}$  include ladder resistance noise. See Figure 2-33 for  $e_{ni}$  vs. G data.

### DIGITAL CHARACTERISTICS

**Electrical Specifications:** Unless otherwise indicated,  $T_A = +25$  °C,  $V_{DD} = +2.5$ V to +5.5V,  $V_{SS} = GND$ ,  $V_{REF} = V_{SS}$ , G = +1 V/V, Input = CH0 = (0.3V)/G, CH1 to CH7 = 0.3V,  $R_L$  = 10 k $\Omega$  to  $V_{DD}/2$ ,  $C_L$  = 60 pF, SI and SCK are tied low, and  $\overline{CS}$  is tied high. Units **Parameters** Sym Min Conditions SPI Inputs (CS, SI, SCK) Logic Threshold, Low VII 0  $0.3V_{DD}$ V Input Leakage Current  $I_{\rm IL}$ -1.0 +1.0 μΑ Logic Threshold, High  $V_{IH}$  $0.7V_{DD}$ ٧  $V_{DD}$ Amplifier Output Leakage Current -1.0 +1.0 μΑ In Shutdown mode SPI Output (SO, for MCP6S26 and MCP6S28) Logic Threshold, Low  $V_{OL}$  $V_{SS}$ V<sub>SS</sub>+0.4  $I_{OL} = 2.1 \text{ mA}, V_{DD} = 5V$ Logic Threshold, High V<sub>DD</sub>-0.5 ٧  $I_{OH} = -400 \, \mu A$  $V_{OH}$  $V_{DD}$ **SPI Timing** Pin Capacitance CPIN 10 pF All digital I/O pins 2 Note 1 Input Rise/Fall Times (CS, SI, SCK)  $t_{RFI}$ μs Output Rise/Fall Times (SO) t<sub>RFO</sub> 5 ns MCP6S26 and MCP6S28 40 ns CS high time t<sub>CSH</sub> SCK edge to  $\overline{\text{CS}}$  fall setup time 10 ns SCK edge when CS is high  $t_{\text{CS0}}$ 40 CS fall to first SCK edge setup time tcssc SCK Frequency 10 MHz V<sub>DD</sub> = 5V (Note 2)  $f_{SCK}$ SCK high time 40  $t_{HI}$ ns SCK low time 40  $t_{LO}$ ns 30 ns SCK last edge to CS rise setup time t<sub>SCCS</sub> 100 ns SCK edge when CS is high CS rise to SCK edge setup time t<sub>CS1</sub> SI set-up time 40  $t_{SU}$ ns SI hold time 10 ns  $t_{HD}$ SCK to SO valid propagation delay 80 MCP6S26 and MCP6S28  $t_{DO}$ ns 80 ns MCP6S26 and MCP6S28 CS rise to SO forced to zero  $t_{SOZ}$ **Channel and Gain Select Timing** Channel Select Time 1.5 CHx = 0.6V, CHy = 0.3V, G = 1,  $t_{CH}$ CHx to CHy select  $CS = 0.7V_{DD}$  to  $V_{OUT}$  90% point Gain Select Time CHx = 0.3V, G = 5 to G = 1 select,  $t_{G}$ 1 μs  $\overline{\text{CS}} = 0.7 \text{V}_{\text{DD}} \text{ to V}_{\text{OUT}} 90\% \text{ point}$ **Shutdown Mode Timing** Out of Shutdown mode (CS goes 3.5 10  $t_{ON}$ μs  $\overline{\text{CS}} = 0.7 \text{V}_{\text{DD}} \text{ to V}_{\text{OUT}} 90\% \text{ point}$ high) to Amplifier Output Turn-on Into Shutdown mode (CS goes high) toff 1.5  $\overline{\text{CS}} = 0.7 \text{V}_{\text{DD}} \text{ to V}_{\text{OUT}} 90\% \text{ point}$ to Amplifier Output High-Z Turn-off Time **POR Timing**  $V_{DD}$  =  $V_{POR}$  - 0.1V to  $V_{POR}$  + 0.1V, 50%  $V_{DD}$  to 90%  $V_{OUT}$  point Power-On Reset power-up time 30 μs  $t_{RPU}$ Power-On Reset power-down time  $V_{DD} = V_{POR} + 0.1V \text{ to } V_{POR} - 0.1V,$ 10  $t_{RPD}$ 50% V<sub>DD</sub> to 90% V<sub>OUT</sub> point

Note 1: Not tested in production. Set by design and characterization.

<sup>2:</sup> When using the device in the daisy chain configuration, maximum clock frequency is determined by a combination of propagation delay time (t<sub>DO</sub> ≤ 80 ns), data input setup time (t<sub>SU</sub> ≥ 40 ns), SCK high time (t<sub>HI</sub> ≥ 40 ns), and SCK rise and fall times of 5 ns. Maximum f<sub>SCK</sub> is, therefore, ≈ 5.8 MHz.

# **TEMPERATURE CHARACTERISTICS**

| Electrical Specifications: Unless otherwise indicated, V <sub>DD</sub> = +2.5V to +5.5V, V <sub>SS</sub> = GND. |                |     |     |      |       |              |  |  |
|-----------------------------------------------------------------------------------------------------------------|----------------|-----|-----|------|-------|--------------|--|--|
| Parameters                                                                                                      | Sym            | Min | Тур | Max  | Units | Conditions   |  |  |
| Temperature Ranges                                                                                              |                |     |     |      |       | •            |  |  |
| Specified Temperature Range                                                                                     | T <sub>A</sub> | -40 | _   | +85  | °C    |              |  |  |
| Operating Temperature Range                                                                                     | T <sub>A</sub> | -40 | _   | +125 | °C    | (Note Note:) |  |  |
| Storage Temperature Range                                                                                       | T <sub>A</sub> | -65 |     | +150 | °C    |              |  |  |
| Thermal Package Resistances                                                                                     |                | •   |     |      | •     |              |  |  |
| Thermal Resistance, 8L-PDIP                                                                                     | $\theta_{JA}$  | _   | 85  |      | °C/W  |              |  |  |
| Thermal Resistance, 8L-SOIC                                                                                     | $\theta_{JA}$  | _   | 163 | _    | °C/W  |              |  |  |
| Thermal Resistance, 8L-MSOP                                                                                     | $\theta_{JA}$  | _   | 206 | _    | °C/W  |              |  |  |
| Thermal Resistance, 14L-PDIP                                                                                    | $\theta_{JA}$  | _   | 70  | _    | °C/W  |              |  |  |
| Thermal Resistance, 14L-SOIC                                                                                    | $\theta_{JA}$  | _   | 120 | _    | °C/W  |              |  |  |
| Thermal Resistance, 14L-TSSOP                                                                                   | $\theta_{JA}$  | _   | 100 | _    | °C/W  |              |  |  |
| Thermal Resistance, 16L-PDIP                                                                                    | $\theta_{JA}$  | _   | 70  | _    | °C/W  |              |  |  |
| Thermal Resistance, 16L-SOIC                                                                                    | $\theta_{JA}$  | _   | 90  | _    | °C/W  |              |  |  |

**Note 1:** The MCP6S21/2/6/8 family of PGAs operates over this extended temperature range, but with reduced performance. Operation in this range must not cause  $T_J$  to exceed the Maximum Junction Temperature (150°C).



FIGURE 1-1: Channel Select Timing Diagram.



FIGURE 1-2: PGA Shutdown timing diagram (must enter correct commands before CS goes high).



FIGURE 1-3: Gain Select Timing Diagram.



**FIGURE 1-4:** POR power-up and power-down timing diagram.



FIGURE 1-5: Detailed SPI Serial Interface Timing, SPI 0,0 mode.



FIGURE 1-6: Detailed SPI Serial Interface Timing, SPI 1,1 mode.

# 1.1 DC Output Voltage Specs / Model

### 1.1.1 IDEAL MODEL

The ideal PGA output voltage (V<sub>OUT</sub>) is:

## **EQUATION**

$$V_{O\_ideal} = GV_{IN} \qquad \qquad V_{REF} = V_{SS} = 0V$$

where: G is the nominal gain

(see Figure 1-7). This equation holds when there are no gain or offset errors and when the  $V_{REF}$  pin is tied to a low impedance source (<< 0.1 $\Omega$ ) at ground potential ( $V_{SS}$  = 0V).

### 1.1.2 LINEAR MODEL

The PGA's linear region of operation, including offset and gain errors, is modeled by the line  $V_{O\_linear}$ , shown in Figure 1-7.

### **EQUATION**

$$\begin{array}{l} V_{O\_linear} = G(I+g_E)(V_{IN}-0.3V+V_{OS}) + 0.3V \\ \bar{V}_{REF} = V_{SS} = 0V \end{array}$$

The endpoints of this line are at  $V_{O\_ideal} = 0.3V$  and  $V_{DD}$ -0.3V. The gain and offset specifications referred to in the electrical specifications are related to Figure 1-7, as follows:

### **EQUATION**

$$\begin{split} g_E &= 100\% \frac{V_2 - V_I}{G(V_{DD} - 0.6V)} \\ V_{OS} &= \frac{V_I}{G(I + g_E)} \qquad G = +1 \\ \Delta G/\Delta T_A &= \frac{\Delta g_E}{\Delta T_A} \end{split}$$



**FIGURE 1-7:** Output Voltage Model with the standard condition  $V_{REF} = V_{SS} = 0V$ .

### 1.1.3 OUTPUT NON-LINEARITY

Figure 1-8 shows the Integral Non-Linearity (INL) of the output voltage.

### **EQUATION**

$$INL = V_{OUT} - V_{O\_linear}$$

The output non-linearity specification in the electrical specifications is related to Figure 1-8 by:

## **EQUATION**

$$V_{ONL} = \frac{max\{V_4, V_3\}}{V_{DD} - 0.6V}$$



**FIGURE 1-8:** Output Voltage INL with the standard condition  $V_{REF} = V_{SS} = 0V$ .

# 1.1.4 DIFFERENT V<sub>REF</sub> CONDITIONS

Some of the plots in Section 2.0, "Typical Performance Curves", have the conditions  $V_{REF} = V_{DD}/2$  or  $V_{REF} = V_{DD}$ . The equations and figures above are easily modified for these conditions. The ideal  $V_{OUT}$  becomes:

# **EQUATION**

$$\begin{split} V_{O\_ideal} &= V_{REF} + G(V_{IN} - V_{REF}) \\ V_{DD} &\geq V_{REF} > V_{SS} = 0 \, V \end{split}$$

The complete linear model is:

## **EQUATION**

$$V_{O\_linear} = G(1 + g_E)(V_{IN} - V_{IN\_L} + V_{OS}) + 0.3 V$$

where the new  $V_{\mbox{\scriptsize IN}}$  endpoints are:

# **EQUATION**

$$\begin{split} V_{IN\_L} &= \frac{0.3 V - V_{REF}}{G + V_{REF}} \\ V_{IN\_R} &= \frac{V_{DD} - 0.3 V - V_{REF}}{G + V_{REF}} \end{split}$$

The equations for extracting the specifications do not change.

# 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



**FIGURE 2-1:** DC Gain Error, G = +1.



**FIGURE 2-2:** DC Gain Error,  $G \ge +2$ .



FIGURE 2-3: Ladder Resistance Drift.



FIGURE 2-4: DC Gain Drift, G = +1.



**FIGURE 2-5:** DC Gain Drift,  $G \ge +2$ .



**FIGURE 2-6:** Input Offset Voltage,  $V_{DD} = 4.0V$ .

**Note:** Unless otherwise indicated, T<sub>A</sub> = +25°C, V<sub>DD</sub> = +5.0V, V<sub>SS</sub> = GND, V<sub>REF</sub> = V<sub>SS</sub>, G= +1 V/V, Input = CH0 = (0.3V)/G, CH1 to CH7 = 0.3V, R<sub>L</sub> = 10 k $\Omega$  to V<sub>DD</sub>/2, and C<sub>L</sub> = 60 pF.



**FIGURE 2-7:** V<sub>REF</sub> Voltage.

Input Offset Voltage vs.



FIGURE 2-8: Supply Voltage.

DC Output Non-Linearity vs.



FIGURE 2-9: vs. Frequency.

Input Noise Voltage Density



FIGURE 2-10:

Input Offset Voltage Drift.



FIGURE 2-11: Output Swing.

DC Output Non-Linearity vs.



FIGURE 2-12: vs. Gain.

Input Noise Voltage Density



**FIGURE 2-13:** PSRR vs. Ambient Temperature.



**FIGURE 2-14:** Input Bias Current vs. Ambient Temperature.



**FIGURE 2-15:** Bandwidth vs. Capacitive Load.



FIGURE 2-16: PSRR vs. Frequency.



FIGURE 2-17: Input Bias Current vs. Input Voltage.



**FIGURE 2-18:** Gain Peaking vs. Capacitive Load.



FIGURE 2-19: Gain vs. Frequency.



**FIGURE 2-20:** Histogram of Quiescent Current in Shutdown Mode.



**FIGURE 2-21:** Output Voltage Headroom vs. Output Current.



**FIGURE 2-22:** Quiescent Current vs. Supply Voltage.



FIGURE 2-23: Quiescent Current in Shutdown Mode vs. Ambient Temperature.



**FIGURE 2-24:** Output Short Circuit Current vs. Supply Voltage.



**FIGURE 2-25:** THD plus Noise vs. Frequency,  $V_{OUT} = 2 V_{P-P}$ 



**FIGURE 2-26:** Small Signal Pulse Response.



FIGURE 2-27: Channel Select Timing.



**FIGURE 2-28:** THD plus Noise vs. Frequency,  $V_{OUT} = 4 V_{P-P}$ 



**FIGURE 2-29:** Large Signal Pulse Response.



FIGURE 2-30: Gain Select Timing.



**FIGURE 2-31:** Output Voltage vs. Shutdown Mode.



FIGURE 2-32: POR Trip Voltage.



**FIGURE 2-33:** Output Voltage Swing vs. Frequency.



FIGURE 2-34: The MCP6S21/2/6/8 family shows no phase reversal under overdrive.

## 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| MCP6S21 | MCP6S22 | MCP6S26 | MCP6S28 | Symbol           | Description            |
|---------|---------|---------|---------|------------------|------------------------|
| 1       | 1       | 1       | 1       | V <sub>OUT</sub> | Analog Output          |
| 2       | 2       | 2       | 2       | CH0              | Analog Input           |
| _       | 3       | 3       | 3       | CH1              | Analog Input           |
| _       | _       | 4       | 4       | CH2              | Analog Input           |
| _       | _       | 5       | 5       | CH3              | Analog Input           |
| _       | _       | 6       | 6       | CH4              | Analog Input           |
| _       | _       | 7       | 7       | CH5              | Analog Input           |
| _       | _       | _       | 8       | CH6              | Analog Input           |
| _       | _       | _       | 9       | CH7              | Analog Input           |
| 3       | _       | 8       | 10      | $V_{REF}$        | External Reference Pin |
| 4       | 4       | 9       | 11      | V <sub>SS</sub>  | Negative Power Supply  |
| 5       | 5       | 10      | 12      | CS               | SPI Chip Select        |
| 6       | 6       | 11      | 13      | SI               | SPI Serial Data Input  |
| _       | _       | 12      | 14      | SO               | SPI Serial Data Output |
| 7       | 7       | 13      | 15      | SCK              | SPI Clock Input        |
| 8       | 8       | 14      | 16      | $V_{DD}$         | Positive Power Supply  |

## 3.1 Analog Output

The output pin  $(V_{OUT})$  is a low-impedance voltage source. The selected gain (G), selected input (CH0-CH7) and voltage at  $V_{REF}$  determine its value.

# 3.2 Analog Inputs (CH0 thru CH7)

The inputs CH0 through CH7 connect to the signal sources. They are high-impedance CMOS inputs with low bias currents. The internal MUX selects which one is amplified to the output.

## 3.3 External Reference Voltage (V<sub>RFF</sub>)

The  $V_{REF}$  pin should be at a voltage between  $V_{SS}$  and  $V_{DD}$  (the MCP6S22 has  $V_{REF}$  tied internally to  $V_{SS}$ ). The voltage at this pin shifts the output voltage.

# 3.4 Power Supply ( $V_{SS}$ and $V_{DD}$ )

The positive power supply pin ( $V_{DD}$ ) is 2.5V to 5.5V higher than the negative power supply pin ( $V_{SS}$ ). For normal operation, the other pins are between  $V_{SS}$  and  $V_{DD}$ .

Typically, these parts are used in a single (positive) supply configuration. In this case,  $V_{SS}$  is connected to ground and  $V_{DD}$  is connected to the supply.  $V_{DD}$  will need a local bypass capacitor (0.1  $\mu F)$  at the  $V_{DD}$  pin. It can share a bulk capacitor with nearby analog parts (typically 2.2  $\mu F$  to 10  $\mu F$  within 4 inches (100 mm) of the  $V_{DD}$  pin.

# 3.5 Digital Inputs

The SPI interface inputs are: Chip Select  $(\overline{CS})$ , Serial Input (SI) and Serial Clock (SCK). These are Schmitt-triggered, CMOS logic inputs.

### 3.6 Digital Output

The MCP6S26 and MCP6S28 devices have a SPI interface serial output (SO) pin. This is a CMOS pushpull output and does not ever go High-Z. Once the device is deselected (CS goes high), SO is forced low. This feature supports daisy chaining, as explained in Section 5.3, "Daisy Chain Configuration".

## 4.0 ANALOG FUNCTIONS

The MCP6S21/2/6/8 family of Programmable Gain Amplifiers (PGA) are based on simple analog building blocks (see Figure 4-1). Each of these blocks will be explained in more detail in the following sub-sections.



FIGURE 4-1: PGA Block Diagram.

# 4.1 Input MUX

The MCP6S21 has one input, the MCP6S22 and MCP6S25 have two inputs, the MCP6S26 has six inputs and the MCP6S28 has eight inputs (see Figure 4-1).

For the lowest input current, float unused inputs. Tying these pins to a voltage near the used channels also works well. For simplicity, they can be tied to  $V_{SS}$  or  $V_{DD}$ , but the input current may increase.

The one channel MCP6S21 has the lowest input bias current, while the eight channel MCP6S28 has the highest. There is about a 2:1 ratio in  $I_{\rm B}$  between these parts.

# 4.2 Internal Op Amp

The internal op amp provides the right combination of bandwidth, accuracy and flexibility.

### 4.2.1 COMPENSATION CAPACITORS

The internal op amp has three compensation capacitors connected to a switching network. They are selected to give good small signal bandwidth at high gains, and good slew rate (full power bandwidth) at low gains. The change in bandwidth as gain changes is between 2 MHz and 12 MHz. Refer to Table 4-1 for more information.

TABLE 4-1: GAIN VS. INTERNAL COMPENSATION CAPACITOR

| Gain<br>(V/V) | Internal<br>Compensation<br>Capacitor | Typical GBWP<br>(MHz) | Typical SR<br>(V/μs) | Typical FPBW<br>(MHz) | Typical BW<br>(MHz) |
|---------------|---------------------------------------|-----------------------|----------------------|-----------------------|---------------------|
| 1             | Large                                 | 12                    | 4.0                  | 0.30                  | 12                  |
| 2             | Large                                 | 12                    | 4.0                  | 0.30                  | 6                   |
| 4             | Medium                                | 20                    | 11                   | 0.70                  | 10                  |
| 5             | Medium                                | 20                    | 11                   | 0.70                  | 7                   |
| 8             | Medium                                | 20                    | 11                   | 0.70                  | 2.4                 |
| 10            | Medium                                | 20                    | 11                   | 0.70                  | 2.0                 |
| 16            | Small                                 | 64                    | 22                   | 1.6                   | 5                   |
| 32            | Small                                 | 64                    | 22                   | 1.6                   | 2.0                 |

**Note 1:** FPBW is the Full Power Bandwidth. These numbers are based on  $V_{DD} = 5.0V$ .

2: No changes in DC performance (e.g., V<sub>OS</sub>) accompany a change in compensation capacitor.

3: BW is the closed-loop, small signal -3 dB bandwidth.

### 4.2.2 RAIL-TO-RAIL INPUT

The input stage of the internal op amp uses two differential input stages in parallel; one operates at low  $V_{IN}$  (input voltage), while the other operates at high  $V_{IN}.$  With this topology, the internal inputs can operate to 0.3V past either supply rail. The input offset voltage is measured at both  $V_{IN} = V_{SS}$  - 0.3V and  $V_{DD}$  + 0.3V to ensure proper operation.

The transition between the two input stages occurs when  $V_{IN} \approx V_{DD}$ - 1.5V. For the best distortion and gain linearity, avoid this region of operation.

### 4.2.3 RAIL-TO-RAIL OUTPUT

The Maximum Output Voltage Swing is the maximum swing possible under a particular output load. According to the specification table, the output can reach within 60 mV of either supply rail when  $R_L$  = 10  $k\Omega$  and  $V_{REF}$  =  $V_{DD}/2$ . See Figure 2-21 for typical performance under other conditions.

# 4.2.4 INPUT VOLTAGE AND PHASE REVERSAL

The amplifier family is designed with CMOS input devices. It is designed to not exhibit phase inversion when the input pins exceed the supply voltages. Figure 2-34 shows an input voltage exceeding both supplies with no resulting phase inversion.

The maximum voltage that can be applied to the input pins (CHX) is  $V_{SS}$  - 0.3V to  $V_{DD}$  + 0.3V. Voltages on the inputs that exceed this absolute maximum rating can cause excessive current to flow in or out of the input pins. Current beyond ±2 mA can cause possible reliability problems. Applications that exceed this rating must be externally limited with an input resistor, as shown in Figure 4-2.



**FIGURE 4-2:**  $R_{IN}$  limits the current flow into an input pin.

### 4.3 Resistor Ladder

The resistor ladder shown in Figure 4-1 ( $R_{LAD} = R_F + R_G$ ) sets the gain. Placing the gain switches in series with the inverting input reduces the parasitic capacitance, distortion and gain mismatch.

R<sub>LAD</sub> is an additional load on the output of the PGA and causes additional current draw from the supplies.

In Shutdown mode,  $R_{LAD}$  is still attached to the OUT and  $V_{REF}$  pins. Thus, these pins and the internal amplifier's inverting input are all connected through  $R_{LAD}$  and the output is not high-Z (unlike the external op amp).

While R<sub>LAD</sub> contributes to the output noise, its effect is small. Refer to Figure 2-12.

### 4.4 Shutdown Mode

These PGAs use a software shutdown command. When the SPI interface sends a shutdown command, the internal op amp is shut down and its output placed in a high-Z state.

The resistive ladder is always connected between  $V_{REF}$  and  $V_{OUT}$ ; even in shutdown. This means that the output resistance will be on the order of 5 k $\Omega$  and there will be a path for output signals to appear at the input.

The Power-on Reset (POR) circuitry will temporarily place the part in shutdown when activated. See Section 5.4, "Power-On Reset", for details.

# 5.0 DIGITAL FUNCTIONS

The MCP6S21/2/6/8 PGAs use a standard SPI compatible serial interface to receive instructions from a controller. This interface is configured to allow daisy chaining with other SPI devices. There is an internal POR (Power On Reset) that resets the registers under low power conditions.

# 5.1 SPI Timing

Chip Select ( $\overline{\text{CS}}$ ) toggles low to initiate communication with these devices. The first byte of each SI word (two bytes long) is the instruction byte, which goes into the Instruction Register. The Instruction Register points the second byte to its destination. In a typical application,

CS is raised after one word (16 bits) to implement the desired changes. Section 5.3, "Registers", covers applications using multiple 16-bit words. SO goes low after CS goes high; it has a push-pull output that does not go into a high-Z state.

The MCP6S21/2/6/8 devices operate in SPI Modes 0,0 and 1,1. In 0,0 mode, the clock idles in the low state (Figure 5-1) and, in 1,1 mode, the clock idles in the high state (Figure 5-2). In both modes, SI data is loaded into the PGA on the rising edge of SCK and SO data is clocked out on the falling edge of SCK. In 0,0 mode, the falling edge of  $\overline{\text{CS}}$  also acts as the first falling edge of SCK (see Figure 5-1). There must be multiples of 16 clocks (SCK) while  $\overline{\text{CS}}$  is low or commands will abort (see Section 5.3, "Registers").



FIGURE 5-1: Serial bus sequence for the PGA; SPI 0,0 mode (see Figure 1-5).



FIGURE 5-2: Serial bus sequence for the PGA; SPI 1,1 mode (see Figure 1-6).

# 5.2 Registers

The analog functions are programmed through the SPI interface using 16-bit words (see Figure 5-1 and Figure 5-2). This data is sent to two of three 8-bit registers: Instruction Register (Register 5-1), Gain Register (Register 5-2) and Channel Register (Register 5-3). The power-up defaults for these three registers are:

Instruction Register: 000x xxx0
Gain Register: xxxx x000
Channel Register: xxxx x000

Thus, these devices are initially programmed with the Instruction Register set for  $\mathtt{NOP}$  (no operation), a gain of +1 V/V and CH0 as the input channel.

### 5.2.1 INSTRUCTION REGISTER

The Instruction Register has 3 command bits and 1 indirect address bit; see Register 5-1. The command bits include a NOP (000) to support daisy chaining (see Section 5.3, "Registers"); the other NOP commands shown should not be used (they are reserved for future use). The device is brought out of Shutdown mode when a valid command, other than NOP or Shutdown, is sent and  $\overline{\text{CS}}$  is raised.

### REGISTER 5-1: INSTRUCTION REGISTER

| W-0   | W-0 | W-0 | U-x | U-x | U-x | U-x | W-0   |
|-------|-----|-----|-----|-----|-----|-----|-------|
| M2    | M1  | M0  | _   | _   | _   | _   | A0    |
| bit 7 |     |     |     |     |     |     | bit 0 |

#### bit 7-5 M2-M0: Command Bits

000 = NOP (Default) (Note 1)

001 = PGA enters Shutdown Mode as soon as a full 16-bit word is sent and  $\overline{CS}$  is raised.

(Notes 1 and 2)

010 = Write to register.

011 = NOP (reserved for future use) (Note 1)

1XX = NOP (reserved for future use) (Note 1)

### bit 4-1 **Unimplemented:** Read as '0' (reserved for future use)

### bit 0 A0: Indirect Address Bit

1 = Addresses the Channel Register

0 = Addresses the Gain Register (Default)

Note 1: All other bits in the 16-bit word (including A0) are "don't cares".

2: The device exits Shutdown mode when a valid command (other than NOP or Shutdown) is sent and  $\overline{CS}$  is raised; that valid command will be executed. Shutdown does not toggle.

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented I  | oit, read as '0'   |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

### 5.2.2 SETTING THE GAIN

The amplifier can be programmed to produce binary and decimal gain settings between +1 V/V and +32 V/V. Register 5-2 shows the details. At the same time, different compensation capacitors are selected to optimize the bandwidth vs. slew rate trade-off (see Table 4-1).

## **REGISTER 5-2: GAIN REGISTER**

| U-x   | U-x | U-x | U-x | U-x | W-0 | W-0 | W-0   |
|-------|-----|-----|-----|-----|-----|-----|-------|
| _     | _   | _   | _   | _   | G2  | G1  | G0    |
| bit 7 |     |     |     |     |     |     | bit 0 |

# bit 7-3 **Unimplemented:** Read as '0' (reserved for future use)

### bit 2-0 G2-G0: Gain Select Bits

000 = Gain of +1 (Default)

001 = Gain of +2

010 = Gain of +4

011 = Gain of +5

100 = Gain of +8

101 = Gain of +10

110 = Gain of +16

111 = Gain of +32

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

# 5.2.3 CHANGING THE CHANNEL

If the instruction register is programmed to address the channel register, the multiplexed inputs of the MCP6S22, MCP6S26 and MCP6S28 can be changed per Register 5-3.

# **REGISTER 5-3: CHANNEL REGISTER**

| U-x   | U-x | U-x | U-x | U-x | W-0 | W-0 | W-0   |   |
|-------|-----|-----|-----|-----|-----|-----|-------|---|
| _     | _   | _   | _   | _   | C2  | C1  | C0    |   |
| bit 7 |     | -   |     | ·   |     |     | bit 0 | - |

bit 7-3 **Unimplemented:** Read as '0' (reserved for future use)

# bit 2-0 C2-C0: Channel Select Bits

| MCP6S21             | MCP6S22       | MCP6S26       | MCP6S28       |
|---------------------|---------------|---------------|---------------|
| 000 = CH0 (Default) | CH0 (Default) | CH0 (Default) | CH0 (Default) |
| 001 <b>= CH0</b>    | CH1           | CH1           | CH1           |
| 001 <b>= CH0</b>    | CH0           | CH2           | CH2           |
| 011 <b>= CH0</b>    | CH1           | CH3           | CH3           |
| 100 <b>= CH0</b>    | CH0           | CH4           | CH4           |
| 101 <b>= CH0</b>    | CH1           | CH5           | CH5           |
| 110 = CH0           | CH0           | CH0           | CH6           |
| 111 = CH0           | CH1           | CH0           | CH7           |

| Legend:           |                  |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented I  | bit, read as '0'   |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

### 5.2.4 SHUTDOWN COMMAND

The software Shutdown command allows the user to put the amplifier into a low power mode (see Register 5-1). In this shutdown mode, most pins are high impedance (Section 4.4, "Shutdown Mode", and Section 5.1, "SPI Timing", cover the exceptions at pins  $V_{REF}$ ,  $V_{OUT}$  and SO).

Once the PGA has entered shutdown mode, it will remain in this mode until either a valid command is sent to the device (other than  $\mathtt{NOP}$  or Shutdown), or the device is powered down and back up again. The internal registers maintain their values while in shutdown.

Once brought out of shutdown mode, the part comes back to its previous state (see Section 5.4 for exceptions to this rule). This makes it possible to bring the device out of shutdown mode using one command; send a command to select the current channel (or gain) and the device will exit shutdown with the same state that existed before shutdown.

# 5.3 Daisy Chain Configuration

Multiple devices can be connected in a daisy chain configuration by connecting the SO pin from one device to the SI pin on the next device and using common SCK and CS lines (Figure 5-3). This approach reduces PCB layout complexity.

The example in Figure 5-3 shows a daisy chain configuration with two devices, although any number of devices can be configured this way. The MCP6S21 and MCP6S22 can only be used at the far end of the daisy chain because they do not have a serial data out (SO) pin. As shown in Figure 5-4 and Figure 5-5, both SI and SO data are sent in 16-bit (2 byte) words. These devices abort any command that is not a multiple of 16 bits.

When using the daisy chain configuration, the maximum clock speed possible is reduced to  $\approx 5.8\,\text{MHz}$  because of the SO pin's propagation delay (see Electrical Specifications).

The internal SPI shift register is automatically loaded with zeros whenever  $\overline{\text{CS}}$  goes high (a command is executed). Thus, the first 16-bits out of the SO pin once  $\overline{\text{CS}}$  line goes low are always zeros. This means that the first command loaded into the next device in the daisy chain is a NOP. This feature makes it possible to send shorter command and data byte strings when the farthest devices do not need to change. For example, if there were three devices on the chain and only the middle device needed changing, only 32 bytes of data need to be transmitted (for the first and middle devices), and the last device on the chain would receive a NOP when the  $\overline{\text{CS}}$  pin is raised to execute the command.



FIGURE 5-3: Daisy Chain Configuration.



FIGURE 5-4: Serial bus sequence for daisy-chain configuration; SPI 0,0 mode.



FIGURE 5-5: Serial bus sequence for daisy-chain configuration; SPI 1,1 mode.

## 5.4 Power-On Reset

If the power supply voltage goes below the POR trip voltage ( $V_{DD} < V_{POR} \approx 1.7 V$ ), the internal POR circuit will reset all of the internal registers to their power-up defaults (this is a protection against low power supply voltages). The POR circuit also holds the part in shutdown mode while it is activated. It temporarily overrides the software shutdown status. The POR releases the shutdown circuitry once it is released ( $V_{DD} > V_{POR}$ ).

A 0.1  $\mu F$  bypass capacitor mounted as close as possible to the  $V_{DD}$  pin provides additional transient immunity.

## 6.0 APPLICATIONS INFORMATION

# 6.1 Changing External Reference Voltage

Figure 6-1 shows a MCP6S21 with the  $V_{REF}$  pin at 2.5V and  $V_{DD}$  = 5.0V. This allows the PGA to amplify signals centered on 2.5V, instead of ground-referenced signals. The voltage reference MCP1525 is buffered by a MCP6021, which gives a low output impedance reference voltage from DC to high frequencies. The source driving the  $V_{REF}$  pin should have an output impedance of  $\leq 0.1\Omega$  to maintain reasonable gain accuracy.



**FIGURE 6-1:** PGA with Different External Reference Voltage.

# 6.2 Capacitive Load and Stability

Large capacitive loads can cause both stability problems and reduced bandwidth for the MCP6S21/2/6/8 family of PGAs (Figure 2-17 and Figure 2-18). This happens because a large load capacitance decreases the internal amplifier's phase margin and bandwidth.

If the PGA drives a large capacitive load, the circuit in Figure 6-2 can be used. A small series resistor ( $R_{ISO}$ ) at the  $V_{OUT}$  improves the phase margin by making the load resistive at high frequencies. It will not, however, improve the bandwidth.



FIGURE 6-2: PGA Circuit for Large Capacitive Loads.

For  $C_L \ge 100$  pF, a good estimate for  $R_{ISO}$  is  $50\Omega$ . This value can be fine-tuned on the bench. Adjust  $R_{ISO}$  so that the step response overshoot and frequency response peaking are acceptable at all gains.

### 6.3 Layout Considerations

Good PC board layout techniques will help achieve the performance shown in the Electrical Characteristics and Typical Performance Curves. It will also help minimize EMC (Electro-Magnetic Compatibility) issues.

### 6.3.1 COMPONENT PLACEMENT

Separate circuit functions; digital from analog, low speed from high speed, and low power from high power, as this will reduce crosstalk.

Keep sensitive traces short and straight, separating them from interfering components and traces. This is especially important for high frequency (low rise time) signals.

Use a 0.1  $\mu$ F supply bypass capacitor within 0.1 inch (2.5 mm) of the  $V_{DD}$  pin. It must connect directly to the ground plane. A multi-layer ceramic chip capacitor, or high-frequency equivalent, works best.

### 6.3.2 SIGNAL COUPLING

The input pins of the MCP6S21/2/6/8 family of operational amplifiers (op amps) are high-impedance. This makes them especially susceptible to capacitively-coupled noise. Using a ground plane helps reduce this problem.

When noise is capacitively-coupled, the ground plane provides additional shunt capacitance to ground. When noise is magnetically coupled, the ground plane reduces the mutual inductance between traces. Increasing the separation between traces makes a significant difference.

Changing the direction of one of the traces can also reduce magnetic coupling. It may help to locate guard traces next to the victim trace. They should be on both sides of the victim trace and be as close as possible. Connect the guard traces to the ground plane at both ends, and in the middle, of long traces.

### 6.3.3 HIGH FREQUENCY ISSUES

Because the MCP6S21/2/6/8 PGAs reach unity gain near 64 MHz when G = 16 and 32, it is important to use good PCB layout techniques. Any parasitic coupling at high frequency might cause undesired peaking. Filtering high frequency signals (i.e., fast edge rates) can help. To minimize high frequency problems:

- · Use complete ground and power planes
- · Use HF, surface mount components
- · Provide clean supply voltages and bypassing
- · Keep traces short and straight
- Try a linear power supply (e.g., an LDO)

# 6.4 Typical Applications

### 6.4.1 GAIN RANGING

Figure 6-3 shows a circuit that measures the current  $I_X$ . It benefits from changing the gain on the PGA. Just as a hand-held multimeter uses different measurement ranges to obtain the best results, this circuit makes it easy to set a high gain for small signals and a low gain for large signals. As a result, the required dynamic range at the PGA's output is less than at its input (by up to 30 dB).



FIGURE 6-3: Wide Dynamic Range Current Measurement Circuit.

### 6.4.2 SHIFTED GAIN RANGE PGA

Figure 6-4 shows a circuit using an MCP6021 at a gain of +10 in front of an MCP6S21. This changes the overall gain range to +10 V/V to +320 V/V (from +1 V/V to +32 V/V).



**FIGURE 6-4:** PGA with Modified Gain Range.

It is also easy to shift the gain range to lower gains (see Figure 6-6). The MCP6021 acts as a unity gain buffer, and the resistive voltage divider shifts the gain range down to +0.1 V/V to +3.2 V/V (from +1 V/V to +32 V/V).



FIGURE 6-5: PGA with lower gain range.

### 6.4.3 EXTENDED GAIN RANGE PGA

Figure 6-6 gives a +1 V/V to +1024 V/V gain range, which is much greater than the range for a single PGA (+1 V/V to +32 V/V). The first PGA provides input multiplexing capability, while the second PGA only needs one input. These devices can be daisy chained (Section 5.3, "Daisy Chain Configuration").



**FIGURE 6-6:** PGA with Extended Gain Range.

### 6.4.4 MULTIPLE SENSOR AMPLIFIER

The multiple channel PGAs (except the MCP6S21) allow the user to select which sensor appears on the output (see Figure 6-7). These devices can also change the gain to optimize performance for each sensor.



FIGURE 6-7: PGA with Multiple Sensor Inputs.

### 6.4.5 EXPANDED INPUT PGA

Figure 6-8 shows cascaded MCP6S28s that provide up to 15 input channels. Obviously, Sensors #7-14 have a high total gain range available, as explained in Section 6.4.3, "Extended Gain Range". These devices can be daisy chained (Section 5.3, "Daisy Chain Configuration").



FIGURE 6-8: PGA with Expanded Inputs.

# 6.4.6 PICmicro® MCU WITH EXPANDED INPUT CAPABILITY

Figure 6-9 shows an MCP6S28 driving an analog input to a PICmicro<sup>®</sup> microcontroller. This greatly expands the input capacity of the microcontroller, while adding the ability to select the appropriate gain for each source.



**FIGURE 6-9:** Expanded Input for a PICmicro Microcontroller.

# 6.4.7 ADC DRIVER

The family of PGA's is well suited for driving Analog-to-Digital Converters (ADC). The binary gains (1, 2, 4, 8, 16 and 32) effectively add five more bits to the input range (see Figure 6-10). This works well for applications needing relative accuracy more than absolute accuracy (e.g., power monitoring).



FIGURE 6-10: PGA as an ADC Driver.

At low gains, the ADC's Signal-to-Noise Ratio (SNR) will dominate since the PGAs input noise voltage density is so low (10 nV/ $\sqrt{\text{Hz}}$  @ 10 kHz, typ.). At high gains, the PGA's noise will dominate the SNR, but its low noise supports most applications. Again, these PGAs add the flexibility of selecting the best gain for an application.

The low pass filter in the block diagram reduces the integrated noise at the MCP6S28's output and serves as an anti-aliasing filter. This filter may be designed using Microchip's FilterLab<sup>®</sup> software, available at www.microchip.com.

# 7.0 PACKAGING INFORMATION

# 7.1 Package Marking Information







8-Lead SOIC (150 mil) (MCP6S21, MCP6S22)





8-Lead MSOP (MCP6S21, MCP6S22)





Legend: XX...X Customer specific information\*

YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

\* Standard marking consists of Microchip part number, year code, week code, traceability code (facility code, mask rev#, and assembly code). For marking beyond this, certain price adders apply. Please check with your Microchip Sales Office.

# Package Marking Information (Con't)





# 14-Lead SOIC (150 mil) (MCP6S26)



# 14-Lead TSSOP (4.4mm) (MCP6S26)



## Example:



# Example:



# Example:



# Package Marking Information (Con't)

# 16-Lead PDIP (300 mil) (MCP6S28)



## 16-Lead SOIC (150 mil) (MCP6S28)



# Example:



# Example:



# 8-Lead Plastic Dual In-line (P) - 300 mil (PDIP)



|                            | Units      |      | INCHES* |      | N    | IILLIMETERS | 3     |
|----------------------------|------------|------|---------|------|------|-------------|-------|
| Dimens                     | ion Limits | MIN  | NOM     | MAX  | MIN  | NOM         | MAX   |
| Number of Pins             | n          |      | 8       |      |      | 8           |       |
| Pitch                      | р          |      | .100    |      |      | 2.54        |       |
| Top to Seating Plane       | Α          | .140 | .155    | .170 | 3.56 | 3.94        | 4.32  |
| Molded Package Thickness   | A2         | .115 | .130    | .145 | 2.92 | 3.30        | 3.68  |
| Base to Seating Plane      | A1         | .015 |         |      | 0.38 |             |       |
| Shoulder to Shoulder Width | Е          | .300 | .313    | .325 | 7.62 | 7.94        | 8.26  |
| Molded Package Width       | E1         | .240 | .250    | .260 | 6.10 | 6.35        | 6.60  |
| Overall Length             | D          | .360 | .373    | .385 | 9.14 | 9.46        | 9.78  |
| Tip to Seating Plane       | L          | .125 | .130    | .135 | 3.18 | 3.30        | 3.43  |
| Lead Thickness             | С          | .008 | .012    | .015 | 0.20 | 0.29        | 0.38  |
| Upper Lead Width           | B1         | .045 | .058    | .070 | 1.14 | 1.46        | 1.78  |
| Lower Lead Width           | В          | .014 | .018    | .022 | 0.36 | 0.46        | 0.56  |
| Overall Row Spacing        | § eB       | .310 | .370    | .430 | 7.87 | 9.40        | 10.92 |
| Mold Draft Angle Top       | α          | 5    | 10      | 15   | 5    | 10          | 15    |
| Mold Draft Angle Bottom    | β          | 5    | 10      | 15   | 5    | 10          | 15    |

Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed

.010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-018

<sup>\*</sup> Controlling Parameter § Significant Characteristic

# 8-Lead Plastic Small Outline (SN) - Narrow, 150 mil (SOIC)



|                          | Units  |      | INCHES* |      | N    | IILLIMETERS | 3    |
|--------------------------|--------|------|---------|------|------|-------------|------|
| Dimension                | Limits | MIN  | NOM     | MAX  | MIN  | NOM         | MAX  |
| Number of Pins           | n      |      | 8       |      |      | 8           |      |
| Pitch                    | р      |      | .050    |      |      | 1.27        |      |
| Overall Height           | Α      | .053 | .061    | .069 | 1.35 | 1.55        | 1.75 |
| Molded Package Thickness | A2     | .052 | .056    | .061 | 1.32 | 1.42        | 1.55 |
| Standoff §               | A1     | .004 | .007    | .010 | 0.10 | 0.18        | 0.25 |
| Overall Width            | Е      | .228 | .237    | .244 | 5.79 | 6.02        | 6.20 |
| Molded Package Width     | E1     | .146 | .154    | .157 | 3.71 | 3.91        | 3.99 |
| Overall Length           | D      | .189 | .193    | .197 | 4.80 | 4.90        | 5.00 |
| Chamfer Distance         | h      | .010 | .015    | .020 | 0.25 | 0.38        | 0.51 |
| Foot Length              | L      | .019 | .025    | .030 | 0.48 | 0.62        | 0.76 |
| Foot Angle               | ф      | 0    | 4       | 8    | 0    | 4           | 8    |
| Lead Thickness           | С      | .008 | .009    | .010 | 0.20 | 0.23        | 0.25 |
| Lead Width               | В      | .013 | .017    | .020 | 0.33 | 0.42        | 0.51 |
| Mold Draft Angle Top     | α      | 0    | 12      | 15   | 0    | 12          | 15   |
| Mold Draft Angle Bottom  | β      | 0    | 12      | 15   | 0    | 12          | 15   |

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed

.010" (0.254mm) per side. JEDEC Equivalent: MS-012 Drawing No. C04-057

<sup>\*</sup> Controlling Parameter § Significant Characteristic

# 8-Lead Plastic Micro Small Outline Package (MS) (MSOP)



|                          | Units     |      | INCHES |      | М    | ILLIMETERS* |       |
|--------------------------|-----------|------|--------|------|------|-------------|-------|
| Dimensi                  | on Limits | MIN  | NOM    | MAX  | MIN  | NOM         | MAX   |
| Number of Pins           | n         |      | 8      |      |      |             | 8     |
| Pitch                    | р         |      | .026   |      |      | 0.65        |       |
| Overall Height           | Α         |      |        | .044 |      |             | 1.18  |
| Molded Package Thickness | A2        | .030 | .034   | .038 | 0.76 | 0.86        | 0.97  |
| Standoff §               | A1        | .002 |        | .006 | 0.05 |             | 0.15  |
| Overall Width            | Е         | .184 | .193   | .200 | 4.67 | 4.90        | .5.08 |
| Molded Package Width     | E1        | .114 | .118   | .122 | 2.90 | 3.00        | 3.10  |
| Overall Length           | D         | .114 | .118   | .122 | 2.90 | 3.00        | 3.10  |
| Foot Length              | L         | .016 | .022   | .028 | 0.40 | 0.55        | 0.70  |
| Footprint (Reference)    | F         | .035 | .037   | .039 | 0.90 | 0.95        | 1.00  |
| Foot Angle               | ф         | 0    |        | 6    | 0    |             | 6     |
| Lead Thickness           | С         | .004 | .006   | .008 | 0.10 | 0.15        | 0.20  |
| Lead Width               | В         | .010 | .012   | .016 | 0.25 | 0.30        | 0.40  |
| Mold Draft Angle Top     | α         |      | 7      |      |      | 7           |       |
| Mold Draft Angle Bottom  | β         |      | 7      |      |      | 7           | •     |

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

Drawing No. C04-111

<sup>\*</sup>Controlling Parameter § Significant Characteristic

# 14-Lead Plastic Dual In-line (P) – 300 mil (PDIP)



|                            | Units  |      | INCHES* |      | N     | IILLIMETERS | 3     |
|----------------------------|--------|------|---------|------|-------|-------------|-------|
| Dimension                  | Limits | MIN  | NOM     | MAX  | MIN   | NOM         | MAX   |
| Number of Pins             | n      |      | 14      |      |       | 14          |       |
| Pitch                      | р      |      | .100    |      |       | 2.54        |       |
| Top to Seating Plane       | Α      | .140 | .155    | .170 | 3.56  | 3.94        | 4.32  |
| Molded Package Thickness   | A2     | .115 | .130    | .145 | 2.92  | 3.30        | 3.68  |
| Base to Seating Plane      | A1     | .015 |         |      | 0.38  |             |       |
| Shoulder to Shoulder Width | Е      | .300 | .313    | .325 | 7.62  | 7.94        | 8.26  |
| Molded Package Width       | E1     | .240 | .250    | .260 | 6.10  | 6.35        | 6.60  |
| Overall Length             | D      | .740 | .750    | .760 | 18.80 | 19.05       | 19.30 |
| Tip to Seating Plane       | L      | .125 | .130    | .135 | 3.18  | 3.30        | 3.43  |
| Lead Thickness             | С      | .008 | .012    | .015 | 0.20  | 0.29        | 0.38  |
| Upper Lead Width           | B1     | .045 | .058    | .070 | 1.14  | 1.46        | 1.78  |
| Lower Lead Width           | В      | .014 | .018    | .022 | 0.36  | 0.46        | 0.56  |
| Overall Row Spacing §      | eВ     | .310 | .370    | .430 | 7.87  | 9.40        | 10.92 |
| Mold Draft Angle Top       | α      | 5    | 10      | 15   | 5     | 10          | 15    |
| Mold Draft Angle Bottom    | β      | 5    | 10      | 15   | 5     | 10          | 15    |

Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed

.010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-005

<sup>\*</sup> Controlling Parameter § Significant Characteristic

# 14-Lead Plastic Small Outline (SL) - Narrow, 150 mil (SOIC)



|                          | Units     |      | INCHES* |      | N    | IILLIMETERS | 3    |
|--------------------------|-----------|------|---------|------|------|-------------|------|
| Dimensi                  | on Limits | MIN  | NOM     | MAX  | MIN  | NOM         | MAX  |
| Number of Pins           | n         |      | 14      |      |      | 14          |      |
| Pitch                    | р         |      | .050    |      |      | 1.27        |      |
| Overall Height           | Α         | .053 | .061    | .069 | 1.35 | 1.55        | 1.75 |
| Molded Package Thickness | A2        | .052 | .056    | .061 | 1.32 | 1.42        | 1.55 |
| Standoff §               | A1        | .004 | .007    | .010 | 0.10 | 0.18        | 0.25 |
| Overall Width            | Е         | .228 | .236    | .244 | 5.79 | 5.99        | 6.20 |
| Molded Package Width     | E1        | .150 | .154    | .157 | 3.81 | 3.90        | 3.99 |
| Overall Length           | D         | .337 | .342    | .347 | 8.56 | 8.69        | 8.81 |
| Chamfer Distance         | h         | .010 | .015    | .020 | 0.25 | 0.38        | 0.51 |
| Foot Length              | L         | .016 | .033    | .050 | 0.41 | 0.84        | 1.27 |
| Foot Angle               | ф         | 0    | 4       | 8    | 0    | 4           | 8    |
| Lead Thickness           | С         | .008 | .009    | .010 | 0.20 | 0.23        | 0.25 |
| Lead Width               | В         | .014 | .017    | .020 | 0.36 | 0.42        | 0.51 |
| Mold Draft Angle Top     | α         | 0    | 12      | 15   | 0    | 12          | 15   |
| Mold Draft Angle Bottom  | β         | 0    | 12      | 15   | 0    | 12          | 15   |

## Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed

.010" (0.254mm) per side. JEDEC Equivalent: MS-012 Drawing No. C04-065

<sup>\*</sup> Controlling Parameter § Significant Characteristic

# 14-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm (TSSOP)



|                          | Units  |      | INCHES |      | N    | <b>IILLIMETERS</b> | S*   |
|--------------------------|--------|------|--------|------|------|--------------------|------|
| Dimension                | Limits | MIN  | NOM    | MAX  | MIN  | NOM                | MAX  |
| Number of Pins           | n      |      | 14     |      |      | 14                 |      |
| Pitch                    | р      |      | .026   |      |      | 0.65               |      |
| Overall Height           | Α      |      |        | .043 |      |                    | 1.10 |
| Molded Package Thickness | A2     | .033 | .035   | .037 | 0.85 | 0.90               | 0.95 |
| Standoff §               | A1     | .002 | .004   | .006 | 0.05 | 0.10               | 0.15 |
| Overall Width            | Е      | .246 | .251   | .256 | 6.25 | 6.38               | 6.50 |
| Molded Package Width     | E1     | .169 | .173   | .177 | 4.30 | 4.40               | 4.50 |
| Molded Package Length    | D      | .193 | .197   | .201 | 4.90 | 5.00               | 5.10 |
| Foot Length              | L      | .020 | .024   | .028 | 0.50 | 0.60               | 0.70 |
| Foot Angle               | ф      | 0    | 4      | 8    | 0    | 4                  | 8    |
| Lead Thickness           | С      | .004 | .006   | .008 | 0.09 | 0.15               | 0.20 |
| Lead Width               | B1     | .007 | .010   | .012 | 0.19 | 0.25               | 0.30 |
| Mold Draft Angle Top     | α      | 0    | 5      | 10   | 0    | 5                  | 10   |
| Mold Draft Angle Bottom  | β      | 0    | 5      | 10   | 0    | 5                  | 10   |

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .005" (0.127mm) per side. JEDEC Equivalent: MO-153 Drawing No. C04-087

<sup>\*</sup> Controlling Parameter § Significant Characteristic

# 16-Lead Plastic Dual In-line (P) - 300 mil (PDIP)



|                            | Units    |      | INCHES* |      | N     | IILLIMETERS | 3     |
|----------------------------|----------|------|---------|------|-------|-------------|-------|
| Dimension                  | n Limits | MIN  | NOM     | MAX  | MIN   | NOM         | MAX   |
| Number of Pins             | n        |      | 16      |      |       | 16          |       |
| Pitch                      | р        |      | .100    |      |       | 2.54        |       |
| Top to Seating Plane       | Α        | .140 | .155    | .170 | 3.56  | 3.94        | 4.32  |
| Molded Package Thickness   | A2       | .115 | .130    | .145 | 2.92  | 3.30        | 3.68  |
| Base to Seating Plane      | A1       | .015 |         |      | 0.38  |             |       |
| Shoulder to Shoulder Width | E        | .300 | .313    | .325 | 7.62  | 7.94        | 8.26  |
| Molded Package Width       | E1       | .240 | .250    | .260 | 6.10  | 6.35        | 6.60  |
| Overall Length             | D        | .740 | .750    | .760 | 18.80 | 19.05       | 19.30 |
| Tip to Seating Plane       | L        | .125 | .130    | .135 | 3.18  | 3.30        | 3.43  |
| Lead Thickness             | С        | .008 | .012    | .015 | 0.20  | 0.29        | 0.38  |
| Upper Lead Width           | B1       | .045 | .058    | .070 | 1.14  | 1.46        | 1.78  |
| Lower Lead Width           | В        | .014 | .018    | .022 | .036  | 0.46        | 0.56  |
| Overall Row Spacing §      | eB       | .310 | .370    | .430 | 7.87  | 9.40        | 10.92 |
| Mold Draft Angle Top       | α        | 5    | 10      | 15   | 5     | 10          | 15    |
| Mold Draft Angle Bottom    | β        | 5    | 10      | 15   | 5     | 10          | 15    |

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MS-001

Drawing No. C04-017

<sup>\*</sup> Controlling Parameter § Significant Characteristic

# 16-Lead Plastic Small Outline (SL) - Narrow 150 mil (SOIC)



|                          | Units    |      | INCHES* |      | N    | <b>IILLIMETERS</b> | 3     |
|--------------------------|----------|------|---------|------|------|--------------------|-------|
| Dimensio                 | n Limits | MIN  | NOM     | MAX  | MIN  | NOM                | MAX   |
| Number of Pins           | n        |      | 16      |      |      | 16                 |       |
| Pitch                    | р        |      | .050    |      |      | 1.27               |       |
| Overall Height           | Α        | .053 | .061    | .069 | 1.35 | 1.55               | 1.75  |
| Molded Package Thickness | A2       | .052 | .057    | .061 | 1.32 | 1.44               | 1.55  |
| Standoff §               | A1       | .004 | .007    | .010 | 0.10 | 0.18               | 0.25  |
| Overall Width            | Е        | .228 | .237    | .244 | 5.79 | 6.02               | 6.20  |
| Molded Package Width     | E1       | .150 | .154    | .157 | 3.81 | 3.90               | 3.99  |
| Overall Length           | D        | .386 | .390    | .394 | 9.80 | 9.91               | 10.01 |
| Chamfer Distance         | h        | .010 | .015    | .020 | 0.25 | 0.38               | 0.51  |
| Foot Length              | L        | .016 | .033    | .050 | 0.41 | 0.84               | 1.27  |
| Foot Angle               | ф        | 0    | 4       | 8    | 0    | 4                  | 8     |
| Lead Thickness           | С        | .008 | .009    | .010 | 0.20 | 0.23               | 0.25  |
| Lead Width               | В        | .013 | .017    | .020 | 0.33 | 0.42               | 0.51  |
| Mold Draft Angle Top     | α        | 0    | 12      | 15   | 0    | 12                 | 15    |
| Mold Draft Angle Bottom  | β        | 0    | 12      | 15   | 0    | 12                 | 15    |

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed

.010" (0.254mm) per side. JEDEC Equivalent: MS-012 Drawing No. C04-108

<sup>\*</sup> Controlling Parameter § Significant Characteristic

| M   | CP | <b>6S21</b> | 12 | 16 | 18 |
|-----|----|-------------|----|----|----|
| IVI |    | UUZI        |    |    |    |

| NO. | TEQ. |
|-----|------|
| NO  | IES. |

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.           | <u>-x</u> /xx                                                                                                                                                                                                                                                                                                                                            | Examples:                                                                                                                                                                                                                                                                                                              |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device '           | Temperature Package<br>Range                                                                                                                                                                                                                                                                                                                             | <ul> <li>a) MCP6S21-I/P: One Channel PGA,</li> <li>PDIP package.</li> </ul>                                                                                                                                                                                                                                            |
| Device:            | MCP6S21: One Channel PGA MCP6S21T: One Channel PGA (Tape and Reel for SOIC and MSOP) MCP6S22T: Two Channel PGA (Tape and Reel for SOIC and MSOP) MCP6S26: Six Channel PGA MCP6S26T: Six Channel PGA (Tape and Reel for SOIC and MSOP) MCP6S26: Six Channel PGA (Tape and Reel for SOIC and TSSOP) MCP6S28: Eight Channel PGA MCP6S28T: Eight Channel PGA | <ul> <li>b) MCP6S21-I/SN: One Channel PGA, SOIC package.</li> <li>c) MCP6S21-I/MS: One Channel PGA, MSOP package.</li> <li>d) MCP6S22-I/MS: Two Channel PGA, MSOP package.</li> <li>e) MCP6S22T-I/MS: Tape and Reel, Two Channel PGA, MSOP package.</li> <li>f) MCP6S26-I/P: Six Channel PGA, PDIP package.</li> </ul> |
|                    | (Tape and Reel for SOIC)                                                                                                                                                                                                                                                                                                                                 | g) MCP6S26-I/SN: Six Channel PGA, SOIC package.                                                                                                                                                                                                                                                                        |
| Temperature Range: | I = -40°C to +85°C                                                                                                                                                                                                                                                                                                                                       | h) MCP6S26T-I/ST: Tape and Reel,<br>Six Channel PGA, TSSOP package.                                                                                                                                                                                                                                                    |
| Package:           | MS = Plastic Micro Small Outline (MSOP), 8-lead P = Plastic DIP (300 mil Body), 8, 14, and 16-lead SN = Plastic SOIC, (150 mil Body), 8-lead SL = Plastic SOIC (150 mil Body), 14, 16-lead ST = Plastic TSSOP (4.4mm Body), 14-lead                                                                                                                      | i) MCP6S28T-I/SL: Tape and Reel, Eight Channel PGA, SOIC package.                                                                                                                                                                                                                                                      |

# **Sales and Support**

## Data Sheets

Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

- 1. Your local Microchip sales office
- 2. The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277
- 3. The Microchip Worldwide Site (www.microchip.com)

Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.

### **New Customer Notification System**

Register on our web site (www.microchip.com/cn) to receive the most current information on our products.

NOTES:

### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, KEELOQ, MPLAB, PIC, PICmicro, PICSTART, PRO MATE and PowerSmart are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, microID, MXDEV, MXLAB, PICMASTER, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Accuron, Application Maestro, dsPIC, dsPICDEM, dsPICDEM.net, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICC, PICkit, PICDEM, PICDEM.net, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPIC, Select Mode, SmartSensor, SmartShunt, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2003, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.





Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999 and Mountain View, California in March 2002. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, non-volatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.



# WORLDWIDE SALES AND SERVICE

### **AMERICAS**

### **Corporate Office**

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com

#### **Rocky Mountain**

2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7966 Fax: 480-792-4338

#### Atlanta

3780 Mansell Road, Suite 130 Alpharetta, GA 30022 Tel: 770-640-0034 Fax: 770-640-0307

#### **Boston**

2 Lan Drive, Suite 120 Westford, MA 01886

Tel: 978-692-3848 Fax: 978-692-3821

### Chicago

333 Pierce Road, Suite 180 Itasca, IL 60143

Tel: 630-285-0071 Fax: 630-285-0075

4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924

### **Detroit**

Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260

### Kokomo

2767 S. Albright Road Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387

### Los Angeles

18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338

### San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

### **Toronto**

6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

#### Australia

Microchip Technology Australia Pty Ltd Marketing Support Division Suite 22, 41 Rawson Street Epping 2121, NSW

Australia

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

### China - Beijing

Microchip Technology Consulting (Shanghai)
Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg.

No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104

#### China - Chengdu

Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401-2402, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China

### Tel: 86-28-86766200 Fax: 86-28-86766599 China - Fuzhou

Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521

### China - Hong Kong SAR

Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

### China - Shanghai

Microchip Technology Consulting (Shanghai) Co., Ltd.

Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051

Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

### China - Shenzhen

Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1812, 18/F, Building A, United Plaza No. 5022 Binhe Road, Futian District Shenzhen 518033, China Tel: 86-755-82901380 Fax: 86-755-82966626

### China - Qingdao

Rm. B505A, Fullhope Plaza, No. 12 Hong Kong Central Rd. Qingdao 266071, China Tel: 86-532-5027355 Fax: 86-532-5027205

### India

Microchip Technology Inc. India Liaison Office Marketing Support Division Divyasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062

### Japan

Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471-6166 Fax: 81-45-471-6122

#### Korea

Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934

### Singapore

Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-6334-8870 Fax: 65-6334-8850

### Taiwan

Microchip Technology (Barbados) Inc., Taiwan Branch 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

#### **EUROPE**

### Austria

Microchip Technology Austria GmbH Durisolstrasse 2 A-4600 Wels Austria Tel: 43-7242-2244-399 Fax: 43-7242-2244-393

### Denmark

Microchip Technology Nordic ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910

### France

Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

# Germany

Microchip Technology GmbH Steinheilstrasse 10 D-85737 Ismaning, Germany Tel: 49-089-627-144-100 Fax: 49-089-627-144-44

### Italy

Microchip Technology SRL Via Quasimodo, 12 20025 Legnano (MI)

Milan, Italy Tel: 39-0331-742611 Fax: 39-0331-466781

### **United Kingdom**

Microchip Ltd 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU

Tel: 44 118 921 5869 Fax: 44-118 921-5820

02/12/03